Large Scale Integration of MOS Complex Logic: A Layout Method
暂无分享,去创建一个
Large scale integration of complex logic is generally assumed to be a compromise between two conflicting cost factors, i.e., reduced design time through layout standardization, and increased yield through high circuit density, A unique but rather simple layout method is described that combines layout standardization with high circuit density generally expected from customized layout. At the same time, the design of the personality (the desired interconnection pattern) is simplified, while using a single layer of metallization. The method has been applied to complex logic using MOS NOR circuits.
[1] L. Vadasz,et al. A systematic engineering approach to complex arrays , 1966 .
[2] I. M. Mackintosh,et al. Programmed interconnections—A release from tyranny , 1964 .
[3] S. Triebwasser. Programmable interconnection technique , 1966 .
[4] Stanislaw Majerski,et al. NOR-Gate Binary Adder with Carry Completion Detection , 1967 .
[5] J. S. Mamelak. The Placement of Computer Logic Modules , 1966, JACM.