Improving Low Power Processor Efficiency with Static Pipelining
暂无分享,去创建一个
[1] Daniel Gajski,et al. Utilizing horizontal and vertical parallelism with a no-instruction-set compiler for custom datapaths , 2005, 2005 International Conference on Computer Design.
[2] Gabriel H. Loh,et al. Static strands: safely collapsing dependence chains for increasing embedded power efficiency , 2005, LCTES '05.
[3] Todd M. Austin,et al. SimpleScalar: An Infrastructure for Computer System Modeling , 2002, Computer.
[4] Joseph A. Fisher. The VLIW Machine: A Multiprocessor for Compiling Scientific Code , 1984, Computer.
[5] Trevor Mudge,et al. MiBench: A free, commercially representative embedded benchmark suite , 2001 .
[6] Yunheung Paek,et al. Preprocessing Strategy for Effective Modulo Scheduling on Multi-issue Digital Signal Processors , 2007, CC.
[7] M. V. Wilkes,et al. Micro-programming and the design of the control circuits in an electronic digital computer , 1953 .
[8] Scott A. Mahlke,et al. Modulo graph embedding: mapping applications onto coarse-grained reconfigurable architectures , 2006, CASES '06.
[9] Manuel E. Benitez,et al. A portable global optimizer and linker , 1988, PLDI '88.
[10] J.H. Tseng,et al. Energy-efficient register access , 2000, Proceedings 13th Symposium on Integrated Circuits and Systems Design (Cat. No.PR00843).
[11] Henk Corporaal,et al. Using Transport Triggered Architectures for Embedded Processor Design , 1998, Integr. Comput. Aided Eng..