Analysis and comparison of DDR3/DDR4 clock duty-cycle-distortion (DCD) for UDIMM and discrete SDRAM component configurations
暂无分享,去创建一个
Dan Oh | Gawon Kim | June Feng | Marjan Mokhtaari | Janmejay Adhyaru | Raheel Shaikh | Balaji Natarajan
[1] D. Oh. System level jitter characterization of high speed I/O systems , 2012, 2012 IEEE International Symposium on Electromagnetic Compatibility.
[2] Dan Oh,et al. System level signal and power integrity analysis for 3200Mbps DDR4 interface , 2013, 2013 IEEE 63rd Electronic Components and Technology Conference.
[3] Wei-Da Guo,et al. Signal/Power Integrity Modeling of High-Speed Memory Modules Using Chip-Package-Board Coanalysis , 2010, IEEE Transactions on Electromagnetic Compatibility.
[4] Dan Oh,et al. System-level clock jitter modeling for DDR systems , 2013, 2013 IEEE 63rd Electronic Components and Technology Conference.