On the Nonvolatile Performance of Flip-Flop/SRAM Cells With a Single MTJ
暂无分享,去创建一个
[1] Wei Zhang,et al. Non-volatile 3D stacking RRAM-based FPGA , 2012, 22nd International Conference on Field Programmable Logic and Applications (FPL).
[2] Eric Belhaire,et al. Spintronic Device Based Non-volatile Low Standby Power SRAM , 2008, 2008 IEEE Computer Society Annual Symposium on VLSI.
[3] Weisheng Zhao,et al. High Speed, High Stability and Low Power Sensing Amplifier for MTJ/CMOS Hybrid Logic Circuits , 2009, IEEE Transactions on Magnetics.
[4] H. Ohno,et al. A 1 Mb Nonvolatile Embedded Memory Using 4T2MTJ Cell With 32 b Fine-Grained Power Gating Scheme , 2013, IEEE Journal of Solid-State Circuits.
[5] S.K. Kurinec,et al. A Stable SPICE Macro-Model for Magnetic Tunnel Junctions for Applications in Memory and Logic Circuits , 2009, IEEE Transactions on Magnetics.
[6] H. Ohno,et al. Magnetic Tunnel Junctions for Spintronic Memories and Beyond , 2007, IEEE Transactions on Electron Devices.
[7] Shekhar Y. Borkar,et al. Design challenges of technology scaling , 1999, IEEE Micro.
[8] Ogun Turkyilmaz,et al. RRAM-based FPGA for "Normally Off, Instantly On" applications , 2014, J. Parallel Distributed Comput..
[9] Naoki Kasai,et al. Nonvolatile Magnetic Flip-Flop for Standby-Power-Free SoCs , 2009, IEEE J. Solid State Circuits.
[10] David Harris,et al. CMOS VLSI Design: A Circuits and Systems Perspective , 2004 .
[11] Meng-Fan Chang,et al. Low Store Energy, Low VDDmin, 8T2R Nonvolatile Latch and SRAM With Vertical-Stacked Resistive Memory (Memristor) Devices for Low Power Mobile Applications , 2012, IEEE Journal of Solid-State Circuits.
[12] Ryusuke Nebashi,et al. Nonvolatile Magnetic Flip-Flop for Standby-Power-Free SoCs , 2008, IEEE Journal of Solid-State Circuits.
[13] Jose Antonio Rubio Sola,et al. Process variability in sub-16nm bulk CMOS technology , 2012 .