A Comparative Study of 2.5D and Fan-out Chip on Substrate : Chip First and Chip Last

The demand of integrated circuits (IC) of high band-width and high-performance applications (Networking, GPU) is more and stronger from end user. The heterogeneous integration techniques have been developed and widely used to integrate multi-chips with fine line/space interconnections. Several types of heterogeneous integration packaging techniques are offered in the market today, for example, through silicon via (TSV) interposer technology: 2.5D IC and re-distribution layer (RDL) fan-out process referred to as fan-out chip on substrate package (FOCoS). The fan-out techniques of FOCoS include chip first and chip last processes. In this study, FEA simulations are performed to examine the warpage, ELK layer crack risk, interconnection / RDL trace broken risk, and board level solder joint reliability of the thre package types include 2.5D IC, chip-first FOCoS and chip-last FOCoS. The validity of the simulation model is confirmed by comparing the numerical results for the warpage and thermal mechanical deformation of chip-last FOCoS with the experimental observations by advanced Metrology Analyzer (aMA) system. Further CFD simulations are then performed to investigate the heat dissipation performance of the three package types. It is clear from this study that these packages are very similar in form, format and function. The preliminary results have shown that high CTE polyimide to induce higher die to die (D2D) interconnection trace stress. This paper details the mechanical and thermal characteristics of the pros and cons would be deep understanding depend on different structure layouts and Bill of Material (BOM) selection.

[1]  M. Shih,et al.  Fan-Out Chip on Substrate Device Interconnection Reliability Analysis , 2017, 2017 IEEE 67th Electronic Components and Technology Conference (ECTC).

[2]  Chin-Li Kao,et al.  Wafer Warpage Experiments and Simulation for Fan-Out Chip on Substrate , 2016, 2016 IEEE 66th Electronic Components and Technology Conference (ECTC).

[3]  R. Hagen,et al.  Embedded Wafer Level Ball Grid Array (eWLB) , 2008, 2008 10th Electronics Packaging Technology Conference.

[4]  Seung Wook Yoon,et al.  Thermal and electrical characterization of eWLB (embedded Wafer Level BGA) , 2010, 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).

[5]  M. Shih,et al.  Solder joint reliability analysis for large size WLCSP , 2017, 2017 International Conference on Electronics Packaging (ICEP).

[6]  Chang-Chi Lee,et al.  An Overview of the Development of a GPU with Integrated HBM on Silicon Interposer , 2016, 2016 IEEE 66th Electronic Components and Technology Conference (ECTC).

[7]  John Hunt,et al.  A Comparative Study of a Fan Out Packaged Product: Chip First and Chip Last , 2016, 2016 IEEE 66th Electronic Components and Technology Conference (ECTC).

[8]  M. Shih,et al.  Comparative Study on Mechanical and Thermal Performance of eWLB, M-Series™ and Fan-Out Chip Last Packages , 2018, 2018 IEEE 68th Electronic Components and Technology Conference (ECTC).