A Comparative Study of 2.5D and Fan-out Chip on Substrate : Chip First and Chip Last
暂无分享,去创建一个
Wei-Hong Lai | Tse-Wei Liao | David Tarng | Ian Hu | Penny Yang | KarenYU Chen | CP Hung | W. Lai | D. Tarng | Ian Hu | C. Hung | Tse-Wei Liao | Penny Yang | Karenyu Chen
[1] M. Shih,et al. Fan-Out Chip on Substrate Device Interconnection Reliability Analysis , 2017, 2017 IEEE 67th Electronic Components and Technology Conference (ECTC).
[2] Chin-Li Kao,et al. Wafer Warpage Experiments and Simulation for Fan-Out Chip on Substrate , 2016, 2016 IEEE 66th Electronic Components and Technology Conference (ECTC).
[3] R. Hagen,et al. Embedded Wafer Level Ball Grid Array (eWLB) , 2008, 2008 10th Electronics Packaging Technology Conference.
[4] Seung Wook Yoon,et al. Thermal and electrical characterization of eWLB (embedded Wafer Level BGA) , 2010, 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).
[5] M. Shih,et al. Solder joint reliability analysis for large size WLCSP , 2017, 2017 International Conference on Electronics Packaging (ICEP).
[6] Chang-Chi Lee,et al. An Overview of the Development of a GPU with Integrated HBM on Silicon Interposer , 2016, 2016 IEEE 66th Electronic Components and Technology Conference (ECTC).
[7] John Hunt,et al. A Comparative Study of a Fan Out Packaged Product: Chip First and Chip Last , 2016, 2016 IEEE 66th Electronic Components and Technology Conference (ECTC).
[8] M. Shih,et al. Comparative Study on Mechanical and Thermal Performance of eWLB, M-Series™ and Fan-Out Chip Last Packages , 2018, 2018 IEEE 68th Electronic Components and Technology Conference (ECTC).