Active Leakage Control with Sleep Transistors and Body Bias

Leakage power accounts for an increasingly larger portion of total power consumption in deep submicron technologies. Active leakage control method reduces leakage power by dynamically disconnecting supply to inactive blocks and adjusting body bias to further limit leakage and maintain performance. The active leakage control scheme is advantageous for blocks with low activity factors and relatively long idle periods. A clock distribution tree, an 8-bit carry look-ahead adder, an 8-bit address decoder, and a SRAM cell were simulated in SPICE using BPTM 45nm, 65nm, 100nm, and 180nm technology models.

[1]  A.P. Chandrakasan,et al.  Dual-threshold voltage techniques for low-power digital circuits , 2000, IEEE Journal of Solid-State Circuits.

[2]  藤田 哲也,et al.  A 0.9V 150MHz 10mW 4mm^2 2-D Discrete Cosine Transform Core Processor with Variable Threshold-Voltage (VT) Scheme , 1996 .

[3]  S. Borkar,et al.  Dynamic-sleep transistor and body bias for active leakage power control of microprocessors , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..

[4]  J. Tschanz,et al.  Design optimizations of a high performance microprocessor using combinations of dual-V/sub T/ allocation and transistor sizing , 2002, 2002 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.02CH37302).

[5]  Anantha Chandrakasan,et al.  Scaling of stack effect and its application for leakage reduction , 2001, ISLPED'01: Proceedings of the 2001 International Symposium on Low Power Electronics and Design (IEEE Cat. No.01TH8581).