Compact FeFET Circuit Building Blocks for Fast and Efficient Nonvolatile Logic-in-Memory

Due to their CMOS compatibility, hafnium oxide based ferroelectric field-effect transistors (FeFET) gained remarkable attention recently, not only in the context of nonvolatile memory applications but also for being an auspicious candidate for novel combined memory and logic applications. In addition to bringing nonvolatility into existing logic circuits (Memory-in-Logic), FeFETs promise to guide the way to compact Logic-in-Memory solutions, where logic computations are examined in memory arrays or array-like structures. To increase the area-efficiency of such circuits, a dense integration of FeFETs and standard FETs is essential. In this paper, we show that the ultra-dense co-integration of FeFETs and nFETs (28nm HKMG) with shared active area does not alter the FeFET’s switching behavior, nor does it affect the baseline CMOS. Based on this, we propose the integration of a FeFET-based, 2-input look-up table (memory) directly into a 4-to-1 multiplexer (logic), which is utilized directly in a 2TNOR memory array or stand-alone circuit. The latter one dramatically reduces the transistor count by at least 33% compared to similar FeFET-based circuits. By storing values of the look-up table in a nonvolatile manner, no energy is consumed during standby mode, which enables normally-off computing. To take another step towards novel Logic-in-Memory designs, we experimentally demonstrate a very compact in-array 2T half adder and simulate an array-like 14T full adder, which exploit the advantages of the array arrangement: easy write procedure and a very compact, robust design. The proposed circuits exhibit energy-efficiency in the (sub)fJ-range and operation speeds of 1GHz.

[1]  Lee,et al.  Computationally Efficient Ferroelectric Capacitor Model For Circuit Simulation , 1997, 1997 Symposium on VLSI Technology.

[2]  H. Mulaosmanovic,et al.  Reconfigurable NAND/NOR logic gates in 28 nm HKMG and 22 nm FD-SOI FeFET technology , 2017, 2017 IEEE International Electron Devices Meeting (IEDM).

[3]  Tiao-Yuan Huang,et al.  The characteristics of hole trapping in HfO2∕SiO2 gate dielectrics with TiN gate electrode , 2004 .

[4]  R. Hoffmann,et al.  Nanosecond Polarization Switching and Long Retention in a Novel MFIS-FET Based on Ferroelectric $\hbox{HfO}_{2}$ , 2012, IEEE Electron Device Letters.

[5]  Yiran Chen,et al.  NV-TCAM: Alternative interests and practices in NVM designs , 2014, 2014 IEEE Non-Volatile Memory Systems and Applications Symposium (NVMSA).

[6]  Patrick Girard,et al.  Delay Fault Testing of Look-Up Tables in SRAM-Based FPGAs , 2005, J. Electron. Test..

[7]  Stefan Slesazeck,et al.  Demonstration of versatile nonvolatile logic gates in 28nm HKMG FeFET technology , 2018, 2018 IEEE International Symposium on Circuits and Systems (ISCAS).

[8]  Stefan Slesazeck,et al.  Accumulative Polarization Reversal in Nanoscale Ferroelectric Transistors. , 2018, ACS applied materials & interfaces.

[9]  S. Henker,et al.  Correlation between the macroscopic ferroelectric material properties of Si:HfO2 and the statistics of 28 nm FeFET memory arrays , 2016 .

[10]  Ronald F. DeMara,et al.  Voltage-Based Concatenatable Full Adder Using Spin Hall Effect Switching , 2017, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[11]  Mónico Linares Aranda,et al.  CMOS Full-Adders for Energy-Efficient Arithmetic Applications , 2011, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[12]  S. Slesazeck,et al.  Switching Kinetics in Nanoscale Hafnium Oxide Based Ferroelectric Field-Effect Transistors. , 2017, ACS applied materials & interfaces.

[13]  Stefan Slesazeck,et al.  Mimicking biological neurons with a nanoscale ferroelectric transistor. , 2018, Nanoscale.

[14]  Yun Long,et al.  A Ferroelectric FET-Based Processing-in-Memory Architecture for DNN Acceleration , 2019, IEEE Journal on Exploratory Solid-State Computational Devices and Circuits.

[15]  Thomas Mikolajick,et al.  Charge-Trapping Phenomena in HfO2-Based FeFET-Type Nonvolatile Memories , 2016, IEEE Transactions on Electron Devices.

[16]  Michael T. Niemier,et al.  Power and Area Efficient FPGA Building Blocks Based on Ferroelectric FETs , 2019, IEEE Transactions on Circuits and Systems I: Regular Papers.

[17]  Siegfried Selberherr,et al.  Transient Simulation of Ferroelectric Hysteresis , 2000 .

[18]  H. Mulaosmanovic,et al.  Novel ferroelectric FET based synapse for neuromorphic systems , 2017, 2017 Symposium on VLSI Technology.

[19]  Michael T. Niemier,et al.  Exploiting ferroelectric FETs for low-power non-volatile logic-in-memory circuits , 2016, 2016 IEEE/ACM International Conference on Computer-Aided Design (ICCAD).

[20]  Yiran Chen,et al.  Exploiting Spin-Orbit Torque Devices As Reconfigurable Logic for Circuit Obfuscation , 2018, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[21]  Fabrizio Lombardi,et al.  A novel design of a memristor-based look-up table (LUT) for FPGA , 2014, 2014 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS).

[22]  Sven Beyer,et al.  Ultra-dense co-integration of FeFETs and CMOS logic enabling very-fine grained Logic-in-Memory , 2019, ESSDERC 2019 - 49th European Solid-State Device Research Conference (ESSDERC).

[23]  M. Trentzsch,et al.  A 28nm HKMG super low power embedded NVM technology based on ferroelectric FETs , 2016, 2016 IEEE International Electron Devices Meeting (IEDM).

[24]  Jan Van Houdt 3D Memories and Ferroelectrics , 2017, 2017 IEEE International Memory Workshop (IMW).

[25]  Paolo Pavan,et al.  Energy-Efficient Logic-in-Memory I-bit Full Adder Enabled by a Physics-Based RRAM Compact Model , 2018, 2018 48th European Solid-State Device Research Conference (ESSDERC).

[26]  Zhaohao Wang,et al.  High-Frequency Low-Power Magnetic Full-Adder Based on Magnetic Tunnel Junction With Spin-Hall Assistance , 2015, IEEE Transactions on Magnetics.

[27]  Sergei V. Kalinin,et al.  Ferroelectric hafnium oxide: A CMOS-compatible and highly scalable approach to future ferroelectric memories , 2013, 2013 IEEE International Electron Devices Meeting.

[28]  M. Trentzsch,et al.  A FeFET based super-low-power ultra-fast embedded NVM technology for 22nm FDSOI and beyond , 2017, 2017 IEEE International Electron Devices Meeting (IEDM).

[29]  Long Cheng,et al.  Reconfigurable Boolean Logic in Memristive Crossbar: The Principle and Implementation , 2019, IEEE Electron Device Letters.