Cost model analysis of DFT based fault tolerant SOC designs

A lot of emphasis has been placed on the test cost of chips and a variety of models have been proposed in the literature. However they do not include the fault tolerance consideration. Existing models are incomplete by the fact that most do not take into account the costs involved once the chip reaches the market. This paper addresses these limitations by introducing the cost model for a fault tolerant system taking into account the reliability factor of a system. This model can help designers analyze the need for a fault tolerant system and its feasibility in the industry. This paper models the costs involved during the life cycle of a chip. Two case studies using the proposed model are presented in order to substantiate the need to put fault tolerant designs into chips.

[1]  Wojciech Maly,et al.  Modeling the Economics of Testing: A DFT Perspective , 2002, IEEE Des. Test Comput..

[2]  Yvon Savaria,et al.  Are defect-tolerant circuits with redundancy really cost-effective? Complete and realistic cost model , 1997, 1997 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems.

[3]  Brown,et al.  Defect Level as a Function of Fault Coverage , 1981, IEEE Transactions on Computers.

[4]  David Williams,et al.  System manufacturing test cost model , 2002, Proceedings. International Test Conference.

[5]  M.E. Levitt Economic and productivity considerations in ASIC test and design-for-test , 1992, Digest of Papers COMPCON Spring 1992.

[6]  Cheng-Wen Wu,et al.  Cost and benefit models for logic and memory BIST , 2000, DATE '00.

[7]  Vijay K. Madisetti,et al.  Incorporating Cost Modeling in Embedded-System Design , 1997, IEEE Des. Test Comput..

[8]  J. Meindl,et al.  A discussion of yield modeling with defect clustering, circuit repair, and circuit redundancy , 1990 .