280-ps 6-bit RCJL decoder using high drivability and unit circuit for a 1-kbit Josephson cache memory
暂无分享,去创建一个
[1] C. J. Kircher,et al. Fabrication Process for Josephson Integrated Circuits , 1980, IBM J. Res. Dev..
[2] K. Miyahara,et al. An experimental nanosecond Josephson 1K RAM using 5-µm Pb-alloy technology , 1983, IEEE Electron Device Letters.
[3] W. H. Henkels,et al. Josephson 4 K‐bit cache memory design for a prototype signal processor. III. Decoding, sensing, and timing , 1985 .
[4] S. Fujita,et al. Current polarity switching decoders for Josephson memory arrays , 1985, IEEE Transactions on Electron Devices.
[5] T.R. Gheewala,et al. A 30-ps Josephson current injection logic (CIL) , 1979, IEEE Journal of Solid-State Circuits.
[6] I. Ishida,et al. An RCJL decoder for a Josephson memory , 1983, IEEE Electron Device Letters.
[7] S. M. Faris,et al. Loop decoder for Josephson memory arrays , 1979 .