Practical considerations of read-out circuits for passive, multi-level ReRAM arrays

ReRAM is emerging as a potential replacement candidate for post-Moore flash memory, while the sneak-path problem may hinder the possible applications in multi-level storages. The paper presents two proper sneak-path mitigation bias schemes (PD-read scheme and TIA-read scheme) for the multi-level read-out applications, and focus on the understanding of the effect of ADC misread that limits the multi-level read-out performance. The detail theoretical deduction of the read-out performance degradation induced by the ADC misread is present. A verified hardware system is built. The experimental results show that both the read-out schemes can measure precisely the resistance of linear resistors ranging from IΩ to 1MΩ. TIA — read scheme is more tolerant for the ADC misread than PD-read scheme, thus be more suitable as the multi-level read-out scheme.

[1]  Ali Khiat,et al.  An FPGA-Based Instrument for En-Masse RRAM Characterization With ns Pulsing Resolution , 2016, IEEE Transactions on Circuits and Systems I: Regular Papers.

[2]  Ahmed M. Eltawil,et al.  Memristor Multiport Readout: A Closed-Form Solution for Sneak Paths , 2014, IEEE Transactions on Nanotechnology.

[3]  Qi Liu,et al.  Resistive Switching Properties of $\hbox{Au}/ \hbox{ZrO}_{2}/\hbox{Ag}$ Structure for Low-Voltage Nonvolatile Memory Applications , 2010, IEEE Electron Device Letters.

[4]  Christos Papavassiliou,et al.  Practical Determination of Individual Element Resistive States in Selectorless RRAM Arrays , 2016, IEEE Transactions on Circuits and Systems I: Regular Papers.

[5]  G. Micheli,et al.  Resistive Programmable Through-Silicon Vias for Reconfigurable 3-D Fabrics , 2012, IEEE Transactions on Nanotechnology.

[6]  I. Yoo,et al.  2-stack 1D-1R Cross-point Structure with Oxide Diodes as Switch Elements for High Density Resistance RAM Applications , 2007, 2007 IEEE International Electron Devices Meeting.

[7]  Y. Sasago,et al.  Cross-point phase change memory with 4F2 cell size driven by low-contact-resistivity poly-Si diode , 2006, 2009 Symposium on VLSI Technology.

[8]  Rainer Waser,et al.  Complementary resistive switches for passive nanocrossbar memories. , 2010, Nature materials.

[9]  Shimeng Yu,et al.  HfOx-based vertical resistive switching random access memory suitable for bit-cost-effective three-dimensional cross-point architecture. , 2013, ACS nano.

[10]  Hidekazu Tanaka,et al.  Multistate Memory Devices Based on Free‐standing VO2/TiO2 Microstructures Driven by Joule Self‐Heating , 2012, Advanced materials.

[11]  Giacomo Indiveri,et al.  Integration of nanoscale memristor synapses in neuromorphic computing architectures , 2013, Nanotechnology.

[12]  Narayan Srinivasa,et al.  A functional hybrid memristor crossbar-array/CMOS system for data storage and neuromorphic applications. , 2012, Nano letters.

[13]  J. G. Wu,et al.  A novel CuxSiyO resistive memory in logic technology with excellent data retention and resistance distribution for embedded applications , 2010, 2010 Symposium on VLSI Technology.