High performance MCM routing: a new approach

In this paper, we present a new approach to MCM routing to minimize the number of vias and wire length. A 3D routing substrate is partitioned into a number of layers. Chip blocks are placed on the top layer, and routing layers are used pair-wise for interconnections. The set of projected pins of the blocks on a routing layer plays the role of obstacles; the space (river) between two consecutive rows/columns of blocks is used for routing. The proposed algorithm consists of a preprocessing stage that determines a routing order among the nets. For each net, a rectilinear Steiner tree with a minimum number of bends is constructed, and the nets are ordered on the basis of a metric called average path length. Next, routing is done in the nonoverlap model, using a heuristic guided by the above ordering. Finally, via minimization is achieved by slightly re-routing the nets in the overlap model. Experimental evidence on standard benchmarks reveals that our solution produces significantly fewer number of vias, and compares favourably with respect to wire length against the best known existing results.

[1]  Sung-Mo Kang,et al.  High-performance MCM routing , 1993, IEEE Design & Test of Computers.

[2]  Sung-Mo Kang,et al.  Detailed layer assignment for MCM routing , 1992, ICCAD.

[3]  Majid Sarrafzadeh,et al.  M/sup 2/R: multilayer routing algorithm for high-performance MCMs , 1994 .

[4]  Majid Sarrafzadeh,et al.  The pin redistribution problem in multi-chip modules , 1991, [1991] Proceedings Fourth Annual IEEE International ASIC Conference and Exhibit.

[5]  Chak-Kuen Wong,et al.  Layer assignment for multichip modules , 1990, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[6]  Jason Cong,et al.  An efficient multilayer MCM router based on four-via routing , 1995, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[7]  Robert F. Miracky,et al.  Technologies for rapid prototyping of multi-chip modules , 1991, [1991 Proceedings] IEEE International Conference on Computer Design: VLSI in Computers and Processors.

[8]  Majid Sarrafzadeh,et al.  An algorithm for exact rectilinear Steiner trees for switchbox with obstacles , 1992 .

[9]  Jason Cong,et al.  A fast multilayer general area router for MCM designs , 1992, Proceedings EURO-DAC '92: European Design Automation Conference.

[10]  Jason Cong,et al.  On the k-layer planar subset and via minimization problems , 1990, Proceedings of the European Design Automation Conference, 1990., EDAC..

[11]  Naveed A. Sherwani,et al.  Routing in the third dimension : from VLSI chips to MCMs , 1995 .

[12]  Naveed A. Sherwani,et al.  Routing in the Third Dimension , 1995 .

[13]  Kazuo Nakajima,et al.  A simple and effective greedy multilayer router for MCMs , 1997, ISPD '97.