Modeling and Measurement of Power Supply Noise Effects on an Analog-to-Digital Converter Based on a Chip-PCB Hierarchical Power Distribution Network Analysis

In this paper, a model of power supply noise (PSN) effects on an analog-to-digital converter (ADC) in a hierarchical structure is proposed. The ADC performance is determined by not only on-chip characteristics but also off-chip characteristics. Therefore, chip-package-printed circuit board (PCB) coanalysis and comodeling are required to accurately evaluate the performance of the ADC. We propose the comodel which allows the estimation and analysis of PSN effects on the ADC including off-chip characteristic. The proposed model includes three separate submodels: a power distribution network (PDN) model from the power/ground of the PSN source to the ADC power/ground, an on-chip circuit model from the ADC power/ground to the ADC inputs, and an ADC behavioral model from the ADC inputs to the factor of the effective number of bits (ENOB), which is one of the ADC performance factors. By applying a segmentation method for the PDN model, an analytical model for the on-chip circuit model, and a MATLAB model for the ADC behavioral model, fast, precise, and broadband estimations of the PSN effects are achieved. To validate the proposed models, an ADC was fabricated by a 0.13-μm CMOS process and wire bonded to the designed PCB. The ENOB of the ADC was measured by sweeping the PSN's frequency from 1 MHz up to 3 GHz, which was injected into the PCB to discover which noise frequency is critical to an ADC designed with a chip-PCB hierarchical structure. The results estimated by the proposed model correlated well with the cosimulated and measured results. The proposed modeling procedure saves the chip, package, and PCB designers time and computation resources to achieve high-quality analog devices or mixed-mode systems and provides an intuitive understanding of the noise effect.

[1]  Rao Tummala,et al.  Simultaneous switching noise suppression for high speed systems using embedded decoupling , 2001, 2001 Proceedings. 51st Electronic Components and Technology Conference (Cat. No.01CH37220).

[2]  A. Platonov,et al.  Particularities of the Cyclic A/D Converters ENOB Definition and Measurement , 2006, 2006 IEEE Instrumentation and Measurement Technology Conference Proceedings.

[3]  Joungho Kim,et al.  Suppression of power/ground noise using meshed-planar electromagnetic bandgap (MP-EBG) structure for Ultra-Wideband (UWB) System-in-Package (SiP) , 2010, 2010 IEEE International Symposium on Electromagnetic Compatibility.

[4]  Tzong-Lin Wu,et al.  Electromagnetic bandgap power/ground planes for wideband suppression of ground bounce noise and radiated emission in high-speed circuits , 2005 .

[5]  Jorge R. Fernandes,et al.  Oscillator noise budget for ADC systems , 2011, Proceedings of the 18th International Conference Mixed Design of Integrated Circuits and Systems - MIXDES 2011.

[6]  Chun-Cheng Huang,et al.  A background comparator calibration technique for flash analog-to-digital converters , 2005, IEEE Transactions on Circuits and Systems I: Regular Papers.

[7]  Joungho Kim,et al.  Power distribution networks for system-on-package: status and challenges , 2004, IEEE Transactions on Advanced Packaging.

[8]  Jiayuan Fang,et al.  Measurement and simulation of simultaneous switching noise in the multi-reference plane package , 1996, 1996 Proceedings 46th Electronic Components and Technology Conference.

[9]  M. Koen High performance analog to digital converter architectures , 1989, Proceedings of the Bipolar Circuits and Technology Meeting.

[10]  F. Guinjoan,et al.  Optimized design of MOS capacitors in standard CMOS technology and evaluation of their Equivalent Series Resistance for power applications , 2003, Proceedings of the 2003 International Symposium on Circuits and Systems, 2003. ISCAS '03..

[11]  Jaemin Kim,et al.  Modeling and Analysis of Simultaneous Switching Noise Coupling for a CMOS Negative-Feedback Operational Amplifier in System-in-Package , 2009, IEEE Transactions on Electromagnetic Compatibility.

[12]  Madhavan Swaminathan,et al.  Modeling of multilayered power distribution planes using transmission matrix method , 2002 .

[13]  Fredrik Gustafsson,et al.  Analysis of mismatch noise in randomly interleaved ADC system , 2003, 2003 IEEE International Conference on Acoustics, Speech, and Signal Processing, 2003. Proceedings. (ICASSP '03)..

[14]  Sonia Ben Dhia,et al.  Electromagnetic Compatibility of Integrated Circuits: Techniques for low emission and susceptibility , 2006 .

[15]  Madhavan Swaminathan,et al.  Modeling of irregular shaped power distribution planes using transmission matrix method , 2001 .

[16]  Bin Zhao Analog/mixed-signal and RF integrated circuit technologies for wireless communications , 2004, Proceedings. 7th International Conference on Solid-State and Integrated Circuits Technology, 2004..

[17]  Joungho Kim,et al.  Experimental verification and analysis for noise isolation of analog and digital chip-package-PCB hierarchical power distribution network , 2008, 2008 IEEE 9th VLSI Packaging Workshop of Japan.

[18]  T. Hubing,et al.  Power bus noise reduction using power islands in printed circuit board designs , 1999, 1999 International Symposium on Electromagnetic Compatibility (IEEE Cat. No.99EX147).

[19]  Joungho Kim,et al.  Chip-Package Hierarchical Power Distribution Network Modeling and Analysis Based on a Segmentation Method , 2010, IEEE Transactions on Advanced Packaging.

[20]  Xing-Chang Wei,et al.  Modeling of the Simultaneous Switching Noise in High Speed Electronic Circuit with the Integral Equation Method and Vector Fitting Method , 2011, IEEE Transactions on Magnetics.

[21]  Joungho Kim,et al.  Analysis of noise isolation methods on split power/ground plane of multi-layered package and PCB for low jitter mixed mode system , 2003, Electrical Performance of Electrical Packaging (IEEE Cat. No. 03TH8710).

[22]  Tzong-Lin Wu,et al.  A novel power plane with super-wideband elimination of ground bounce noise on high speed circuits , 2005, IEEE Microwave and Wireless Components Letters.

[23]  R.R. Tummala,et al.  The SOP for miniaturized, mixed-signal computing, communication, and consumer systems of the next decade , 2004, IEEE Transactions on Advanced Packaging.

[24]  Joungho Kim,et al.  Analysis of power/ground noise effect on performance degradation of analog-to-digital converter , 2009, 2009 11th Electronics Packaging Technology Conference.

[25]  Hyungsoo Kim,et al.  Modeling and simulation of IC and package power/ground network , 2006, 2006 IEEE International Symposium on Electromagnetic Compatibility, 2006. EMC 2006..

[26]  C. L. Portmann,et al.  Metastability in CMOS library elements in reduced supply and technology scaled applications , 1995 .