Design of modified ESD protection structure with low-trigger and high-holding voltage in embedded high voltage CMOS process
暂无分享,去创建一个
[1] Ming-Dou Ker,et al. Evaluation on efficient measurement setup for transient-induced latchup with bi-polar trigger [CMOS IC reliability] , 2005, 2005 IEEE International Reliability Physics Symposium, 2005. Proceedings. 43rd Annual..
[2] Mamoru Shinohara,et al. A novel ESD protection device structure for HV-MOS ICs , 2009, 2009 IEEE International Reliability Physics Symposium.
[3] Ming-Dou Ker,et al. ESD protection circuit for high-voltage CMOS ICs with improved immunity against transient-induced latchup , 2010, Proceedings of 2010 IEEE International Symposium on Circuits and Systems.
[4] Ming-Dou Ker,et al. Design on latchup-free power-rail ESD clamp circuit in high-voltage CMOS ICs , 2004, 2004 Electrical Overstress/Electrostatic Discharge Symposium.
[5] R. Y. Shiue,et al. Novel ESD protection structure with embedded SCR LDMOS for smart power technology , 2002, 2002 IEEE International Reliability Physics Symposium. Proceedings. 40th Annual (Cat. No.02CH37320).
[6] H. Grubin. The physics of semiconductor devices , 1979, IEEE Journal of Quantum Electronics.
[7] T. Meuse,et al. Developing a transient induced latch-up standard for testing integrated circuits , 1999, Electrical Overstress/Electrostatic Discharge Symposium Proceedings. 1999 (IEEE Cat. No.99TH8396).