Multi-level step and flash imprint lithography for direct patterning of dielectrics

The dual damascene process used to generate copper interconnects requires many difficult processing steps. Back End Of Line (BEOL) processing using Step and Flash Imprint Lithography (SFIL) on a directly patternable dielectric material can dramatically reduce the number of processing steps. By using multi-level SFIL rather than photolithography, two levels of interconnect structure (trench and corresponding via) can be patterned simultaneously. In addition, the imprinted material can be a imprintable dielectric precursor rather than a resist, further reducing the total number of steps in the dual damascene process. This paper presents progress towards integrating multi-level SFIL into a copper CMP process flow at ATDF, Inc. in Austin, Texas. Until now, work has focused on multi-level imprint process development. This report focuses on the development of new imprintable dielectric precursors for use with the dual damascene imprint process. SFIL compatible dielectric precursors were synthesized and characterized for integration into the ATDF copper CMP process flow. SFIL requires properties not found in currently available semiconductor dielectrics such as low viscosity and rapid photo-induced polymerization. Inorganic/organic hybrid materials derived from sol-gel chemistry and polyhedral oligomeric silsesquioxane (POSS) structures show promise for this application. The properties of three different dielectric layers are compared. The viability of each material as an interlayer dielectric is discussed and the results of multi-level patterning, metal fill, and polish are shown.

[1]  Roger T. Bonnecaze,et al.  Dynamics of low capillary number interfaces moving through sharp features , 2005 .

[2]  Paul S. Ho,et al.  Electromigration reliability of dual-damascene Cu/porous methylsilsesquioxane low k interconnects , 2003 .

[3]  Paul S. Ho,et al.  Impact of low k dielectrics on electromigration reliability for Cu interconnects , 2003 .

[4]  Bernard Choi,et al.  Step and flash imprint lithography: a new approach to high-resolution patterning , 1999, Advanced Lithography.

[5]  P. Ho,et al.  On-wafer characterization of thermomechanical properties of dielectric thin films by a bending beam technique , 2000 .

[6]  Baozhen Li,et al.  Influence of underlying interlevel dielectric films on extrusion formation in aluminum interconnects , 2000 .

[7]  Jang-Hi Im,et al.  Physical and Mechanical Properties Determination of Photo-BCB-Based Thin Films , 1996 .

[8]  C. Macosko,et al.  Formation of Cagelike Intermediates from Nonrandom Cyclization during Acid-Catalyzed Sol-Gel Polymerization of Tetraethyl Orthosilicate , 1995 .

[9]  R. Laine,et al.  Silsesquioxanes as Synthetic Platforms. 3. Photocurable, Liquid Epoxides as Inorganic/Organic Hybrid Precursors , 1996 .

[10]  C. Brinker,et al.  Sol-Gel Science: The Physics and Chemistry of Sol-Gel Processing , 1990 .

[11]  C. Grant Willson,et al.  Implementation of an imprint damascene process for interconnect fabrication , 2006 .

[12]  William J. Dauksher,et al.  Imprint lithography: lab curiosity or the real NGL , 2003, SPIE Advanced Lithography.

[13]  Roger T. Bonnecaze,et al.  Simulation of fluid flow in the step and flash imprint lithography process , 2005, SPIE Advanced Lithography.

[14]  C. Grant Willson,et al.  Step and flash imprint lithography for sub-100-nm patterning , 2000, Advanced Lithography.

[15]  Paul S. Ho,et al.  Low Dielectric Constant Materials for ULSI Interconnects , 2000 .

[16]  Baozhen Li,et al.  Reliability challenges for copper interconnects , 2004, Microelectron. Reliab..

[17]  David Wang,et al.  Direct imprinting of dielectric materials for dual damascene processing , 2005, SPIE Advanced Lithography.