Optimal loop bandwidth design for low noise PLL applications
暂无分享,去创建一个
[1] M. Saniski,et al. A Low Jitter 5 Mhz To 180 Mhz Clock Synthesizer For Video Graphics , 1992, 1992 Proceedings of the IEEE Custom Integrated Circuits Conference.
[2] F. Gardner,et al. Charge-Pump Phase-Lock Loops , 1980, IEEE Trans. Commun..
[3] Venceslav F. Kroupa,et al. An 800MHz Quadrature Digital Synthesizer with ECLCompatible Output Drivers in 0.8 m CMOS , 1999 .
[4] Avner Efendovich,et al. A fully-digital, 2-MB/sec, CMOS data separator , 1994, Proceedings of IEEE International Symposium on Circuits and Systems - ISCAS '94.
[5] Beomsup Kim,et al. An integrated CMOS mixed-mode signal processor for disk drive read channel applications , 1994 .
[6] H. Samueli,et al. An 800-MHz quadrature digital synthesizer with ECL-compatible output drivers in 0.8 /spl mu/m CMOS , 1995 .