Fault-tolerant designs for 256 Mb DRAM
暂无分享,去创建一个
John K. DeBrosse | Toshiaki Kirihata | Matthew R. Wordeman | Yohji Watanabe | Y. Asao | Hing Wong | Munehiro Yoshida | D. Katoh | S. Fujii | P. Poechmueller | Stephen A. Parke | S. Parke | T. Kirihata | M. Wordeman | J. DeBrosse | Yohji Watanabe | H. Wong | Munehiro Yoshida | D. Katoh | S. Fujii | P. Poechmueller | Y. Asao
[1] Toshiya Uchida,et al. A 40-ns 64-Mb DRAM with 64-b parallel data bus architecture , 1991 .
[2] R. Scheuerlein,et al. A 14-ns 14-Mb CMOS DRAM with 300-mW active power , 1992 .
[3] Howard Leo Kalter,et al. A 2.5-V 16-Mb DRAM in 0.5-/spl mu/m CMOS technology , 1994, Proceedings of 1994 IEEE Symposium on Low Power Electronics.