A probabilistic framework for power-optimal repeater insertion in global interconnects under parameter variations
暂无分享,去创建一个
[1] Anantha Chandrakasan,et al. Models of Process Variations in Device and Interconnect , 2001 .
[2] Costas J. Spanos,et al. Circuit sensitivity to interconnect variation , 1998 .
[3] Sani R. Nassif,et al. Models of process variations in device and interconnect , 2000 .
[4] Kaustav Banerjee,et al. Subthreshold leakage power distribution considering within-die and die-to-die P-T-V variations , 2004, Proceedings of the 2004 International Symposium on Low Power Electronics and Design (IEEE Cat. No.04TH8758).
[5] James D. Meindl,et al. Impact of die-to-die and within-die parameter fluctuations on the maximum clock frequency distribution for gigascale integration , 2002, IEEE J. Solid State Circuits.
[6] Kaustav Banerjee,et al. A power-optimal repeater insertion methodology for global interconnects in nanometer designs , 2002 .
[7] Kaustav Banerjee,et al. Analysis of on-chip inductance effects for distributed RLC interconnects , 2002, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[8] Doris Schmitt-Landsiedel,et al. The impact of intra-die device parameter variations on path delays and on the design for yield of low voltage digital circuits , 1996, ISLPED '96.
[9] Paul S. Zuchowski,et al. Process and environmental variation impacts on ASIC timing , 2004, IEEE/ACM International Conference on Computer Aided Design, 2004. ICCAD-2004..
[10] James Tschanz,et al. Parameter variations and impact on circuits and microarchitecture , 2003, Proceedings 2003. Design Automation Conference (IEEE Cat. No.03CH37451).
[11] Duane S. Boning,et al. The care and feeding of your statistical static timer , 2004, ICCAD 2004.
[12] H. B. Bakoglu,et al. Circuits, interconnections, and packaging for VLSI , 1990 .
[13] Vivek De,et al. Design and reliability challenges in nanometer technologies , 2004, Proceedings. 41st Design Automation Conference, 2004..
[14] K. Ravindran,et al. First-Order Incremental Block-Based Statistical Timing Analysis , 2004, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[15] Chandramouli Visweswariah,et al. Statistical Timing for Parametric Yield Prediction of Digital Integrated Circuits , 2003, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[16] Paul S. Zuchowski,et al. Process and environmental variation impacts on ASIC timing , 2004, ICCAD 2004.
[17] 裕幸 飯田,et al. International Technology Roadmap for Semiconductors 2003の要求清浄度について - シリコンウエハ表面と雰囲気環境に要求される清浄度, 分析方法の現状について - , 2004 .