Power and delay estimation of CMOS inverters using fully analytical approach
暂无分享,去创建一个
[1] Spiridon Nikolaidis,et al. Analytical transient response and propagation delay evaluation of the CMOS inverter for short-channel devices , 1998, IEEE J. Solid State Circuits.
[2] Jaume Segura,et al. Charge-based analytical model for the evaluation of powerconsumption in submicron CMOS buffers , 2002, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[3] Hendrikus J. M. Veendrick,et al. Short-circuit dissipation of static CMOS circuitry and its impact on the design of buffer circuits , 1984 .
[4] Takayasu Sakurai,et al. A simple MOSFET model for circuit analysis , 1991 .
[5] Anas A. Hamoui,et al. An analytical model for current, delay, and power analysis of submicron CMOS logic circuits , 2000 .
[6] Takayasu Sakurai,et al. Analysis and future trend of short-circuit power , 2000, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[7] O. Koufopavlou,et al. Short-circuit energy dissipation modeling for submicrometer CMOS gates , 2000 .
[8] Srinivasa Vemuru,et al. Short-circuit power dissipation estimation for cmos logic gates , 1994 .
[9] Anantha P. Chandrakasan,et al. Low-power CMOS digital design , 1992 .