MFSFET two-bit 1T1C DRAM memory design and empirical data
暂无分享,去创建一个
Operation of the 1-transistor, 1-capacitor dynamic random access memory cell that allows for two-bit operation, double the typical storage capacity, is explored. By using a metal-ferroelectric-semiconductor field-effect transistor, a second bit is captured in the ferroelectric layer polarisation resulting from negative and positive polarisation states. As a result, new modes of operation are created giving non-volatile, long-term storage as well as decreased power consumption and radiation hardening. A typical write and read operating cycle is outlined in-depth and used to verify operation indicating four distinct states representing the two bits. The resulting empirical data gives a comprehensive presentation of the read cycle of the memory cell. Methods for determining the polarisation state of the transistor are also explored and used to determine the average value for measured channel resistance using three types of transistors, each having different channel width and length.
[1] Albert Chin,et al. Low-Leakage-Current DRAM-Like Memory Using a One-Transistor Ferroelectric MOSFET With a Hf-Based Gate Dielectric , 2014, IEEE Electron Device Letters.
[2] T. Ma,et al. Ferroelectric-gate transistor as a capacitor-less DRAM cell (FEDRAM) , 1999 .
[3] Crystal L. McCartney,et al. Characteristics of a Three-Transistor DRAM Circuit Utilizing a Ferroelectric Transistor , 2014 .