mm-Wave Dividers

The PLL is a key subsystems of any transceiver for wireless applications. In state-of-the-art fundamental mm-Wave PLL (both analog and digital) the first divider and oscillator run at the highest frequency, becoming the system bottleneck for noise, tuning-range, power consumption and yield under PVT variation (X. Yi et al. in IEEE J Solid-State Circuits 49(2);347–359 (2014) [1], (W. Wu et al. in IEEE J. Solid-State Circuits 49(5);1081–1096, 2014) [2]. It is therefore highly desirable to adopt robust low power solutions for the frequency divider, with possibly a large tuning capability to overcome the variation. Injection locked (IL) LC frequency dividers achieve the higher speed for a given power consumption but need one or even more on-chip inductors rising the complexity of the design and yielding a large area consumption for a limited locking range (LR) (Yamamoto and Fujishima in IEEE International Solid State Circuits Conference - Digest of Technical Papers, San Francisco, CA, 2006) [3], (Chen et al. in IEEE Trans. Microw. Theory Tech. 57(12);3060–3069, 2009) [4], (Yu et al. in IEEE Microw. Wirel. Compon. Lett. 22(2), 82–84, 2012) [5], (Wu in IEEE Trans. Circuits Syst. I Regul. Pap. 60(8);2001–2008, 2013) [6], (Katayama et al. in IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), Sendai, 2015) [7]. Static CML dividers, on the other hand, are famous for the wide LR, but require a large power consumption to work at high speed, even if inductive peaking techniques are used (Li et al. in Proceedings of ESSCIRC, Seville, 2010) [8]. In (Ghilioni et al. in IEEE J. Solid-State Circuits 48(8);1842–1850, 2013) [9] an RC static divider based on CML dynamic latches with load modulation is proposed. This topology, derived by the traditional CML static one, improves the divider performance at high frequencies, leading to a low power tunable solution. This chapter is organized as follow. The basic concept of injection locking is revised in Sect. 5.1. This technique is particularly powerful and commonly adopted by many state-of-the-art high speed low power frequency dividers and multipliers. It is also useful to study the effect of coupled oscillators (such as quadrature VCOs) and the undesired effect of pulling between two VCOs running at different frequencies on the same chip and/or between the VCO and the power amplifier in a direct conversion transmitter (Razavi in IEEE J. Solid-State Circuits 39(9);1415–1424, 2004) [10], (Mirzaei et al. in IEEE J. Solid-State Circuits 42(9);1916–1932, 2007) [11], (Mirzaei et al. in IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), San Francisco, CA, 2014) [12]. Section 5.2 recalls the most popular circuits used in state-of-the-art high speed dividers. The operation principle of each solution is briefly summarized and the design trade-offs are highlighted. Section 5.3 presents a systematic design methodology to maximize performance of RC static divider based on CML dynamic latches with load modulation in the frequency band from 60 to 90 GHz. A divide-by-4 prototype 28 nm bulk CMOS based on the proposed design techniques is fully characterized, demonstrating a measured operating range from 25 to 102 GHz, when drawing 2.81–5.64 mW from a 0.9 V supply.

[1]  Michiel Steyaert,et al.  A 60GHz 15.7mW static frequency divider in 90nm CMOS , 2010, 2010 Proceedings of ESSCIRC.

[2]  Liang Wu,et al.  A 0.6V 2.2mW 58-to-73GHz divide-by-4 injection-locked frequency divider , 2012, Proceedings of the IEEE 2012 Custom Integrated Circuits Conference.

[3]  M. Fujishima,et al.  70GHz CMOS Harmonic Injection-Locked Divider , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.

[4]  Tang-Nian Luo,et al.  A V-Band Divide-by-Four Frequency Divider With Wide Locking Range and Quadrature Outputs , 2012, IEEE Microwave and Wireless Components Letters.

[5]  Choongyeun Cho,et al.  A 94GHz Locking Hysteresis-Assisted and Tunable CML Static Divider in 65nm SOI CMOS , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.

[6]  Andrea Mazzanti,et al.  Analysis and Design of mm-Wave Frequency Dividers Based on Dynamic Latches With Load Modulation , 2013, IEEE Journal of Solid-State Circuits.

[7]  Liang Wu,et al.  Analysis and Design of a 0.6 V 2.2 mW 58.5-to-72.9 GHz Divide-by-4 Injection-Locked Frequency Divider With Harmonic Boosting , 2013, IEEE Transactions on Circuits and Systems I: Regular Papers.

[8]  Robert B. Staszewski,et al.  A 56.4-to-63.4 GHz Multi-Rate All-Digital Fractional-N PLL for FMCW Radar Applications in 65 nm CMOS , 2014, IEEE Journal of Solid-State Circuits.

[9]  A.A. Abidi,et al.  The Quadrature LC Oscillator: A Complete Portrait Based on Injection Locking , 2007, IEEE Journal of Solid-State Circuits.

[10]  Hen-Wai Tsao,et al.  Design and Analysis of CMOS Frequency Dividers With Wide Input Locking Ranges , 2009, IEEE Transactions on Microwave Theory and Techniques.

[11]  Gerd Vandersteen,et al.  Design and Tuning of Coupled-LC mm-Wave Subharmonically Injection-Locked Oscillators , 2015, IEEE Transactions on Microwave Theory and Techniques.

[12]  Marco Vigilante,et al.  A 25–102GHz 2.81–5.64mW tunable divide-by-4 in 28nm CMOS , 2015, 2015 IEEE Asian Solid-State Circuits Conference (A-SSCC).

[13]  B. Chi,et al.  A W-Band Injection-Locked Frequency Doubler Based on Top-Injected Coupled Resonator , 2016, IEEE Transactions on Microwave Theory and Techniques.

[14]  Behzad Razavi,et al.  RF Microelectronics (2nd Edition) (Prentice Hall Communications Engineering and Emerging Technologies Series) , 2011 .

[15]  Kosuke Katayama,et al.  Parasitic conscious 54 GHz divide-by-4 injection-locked frequency divider , 2015, 2015 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT).

[16]  Ulrich Langmann,et al.  A 90GHz 65nm CMOS Injection-Locked Frequency Divider , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[17]  Xiang Yi,et al.  A 57.9-to-68.3 GHz 24.6 mW Frequency Synthesizer With In-Phase Injection-Coupled QVCO in 65 nm CMOS Technology , 2014, IEEE Journal of Solid-State Circuits.

[18]  B. Razavi A study of injection locking and pulling in oscillators , 2004, IEEE Journal of Solid-State Circuits.

[19]  Willy M. C. Sansen,et al.  1.3 Analog CMOS from 5 micrometer to 5 nanometer , 2015, 2015 IEEE International Solid-State Circuits Conference - (ISSCC) Digest of Technical Papers.

[20]  Hooman Darabi,et al.  21.8 A pulling mitigation technique for direct-conversion transmitters , 2014, 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC).

[21]  Howard C. Luong,et al.  A 21–48 GHz Subharmonic Injection-Locked Fractional-N Frequency Synthesizer for Multiband Point-to-Point Backhaul Communications , 2014, IEEE Journal of Solid-State Circuits.