Energy‐recovery low power C‐PAL flip‐flop design
暂无分享,去创建一个
[1] K. W. Ng,et al. Improved PAL-2N logic with complementary pass-transistor logic evaluation tree , 2000 .
[2] John Stewart Denker,et al. Adiabatic dynamic logic , 1995 .
[3] Kaushik Roy,et al. Quasi-static energy recovery logic and supply-clock generation circuits , 1997, ISLPED '97.
[4] Deog-Kyoon Jeong,et al. An efficient charge recovery logic circuit , 1996, IEEE J. Solid State Circuits.
[5] K. W. Ng,et al. ECRL-based low power flip-flop design , 2000 .
[6] K. W. Ng,et al. Energy-recovery flip-flop design using improved adiabatic pseudo-domino logic structure , 1999 .
[7] John S. Denker,et al. 2nd order adiabatic computation with 2N-2P and 2N-2N2P logic circuits , 1995, ISLPED '95.
[8] K. T. Lau,et al. Improved adiabatic pseudo-domino logic family , 1997 .