An Ultra-Low-Power 9T SRAM Cell Based on Threshold Voltage Techniques
暂无分享,去创建一个
Somayeh Timarchi | Mohammad Hossein Moaiyeri | Mohammad Eshghi | Majid Moghaddam | M. H. Moaiyeri | S. Timarchi | M. Eshghi | Majid Moghaddam
[1] Keivan Navi,et al. Arithmetic Circuits of Redundant SUT-RNS , 2009, IEEE Transactions on Instrumentation and Measurement.
[2] Alexander Fish,et al. A 250 mV 8 kb 40 nm Ultra-Low Power 9T Supply Feedback SRAM (SF-SRAM) , 2011, IEEE Journal of Solid-State Circuits.
[3] A.P. Chandrakasan,et al. A 256-kb 65-nm Sub-threshold SRAM Design for Ultra-Low-Voltage Operation , 2007, IEEE Journal of Solid-State Circuits.
[4] Keivan Navi,et al. Novel direct designs for 3-input XOR function for low-power and high-speed applications , 2010 .
[5] Anantha Chandrakasan,et al. Sub-threshold Design for Ultra Low-Power Systems , 2006, Series on Integrated Circuits and Systems.
[6] Enrico Macii,et al. Ultra Low-Power Electronics and Design , 2010 .
[7] Resve Saleh,et al. Analysis and Design of Digital Integrated Circuits , 1983 .
[8] A.P. Chandrakasan,et al. A 256 kb 65 nm 8T Subthreshold SRAM Employing Sense-Amplifier Redundancy , 2008, IEEE Journal of Solid-State Circuits.
[9] Behzad Ebrahimi,et al. Robust FinFET SRAM design based on dynamic back-gate voltage adjustment , 2014, Microelectron. Reliab..
[10] Mohammad Hossein Moaiyeri,et al. A Low-Voltage Single-Supply Level Converter for Sub-VTH /Super-VTH Operation: 0. 3V to 1. 2V , 2013 .
[11] S. Narendra,et al. Full-chip subthreshold leakage power prediction and reduction techniques for sub-0.18-/spl mu/m CMOS , 2004, IEEE Journal of Solid-State Circuits.
[12] Massimo Alioto,et al. Understanding DC Behavior of Subthreshold CMOS Logic Through Closed-Form Analysis , 2010, IEEE Transactions on Circuits and Systems I: Regular Papers.
[13] Kaushik Roy,et al. Modeling of failure probability and statistical design of SRAM array for yield enhancement in nanoscaled CMOS , 2005, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[14] Zhiyu Liu,et al. Characterization of a Novel Nine-Transistor SRAM Cell , 2008, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[15] Behzad Ebrahimi,et al. Statistical Design Optimization of FinFET SRAM Using Back-Gate Voltage , 2011, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[16] M. Nomura,et al. Redefinition of Write Margin for Next-Generation SRAM and Write-Margin Monitoring Circuit , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.
[17] S. Shimada,et al. Low-power embedded SRAM modules with expanded margins for writing , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..
[18] Behzad Ebrahimi,et al. A high speed subthreshold SRAM cell design , 2009, 2009 1st Asia Symposium on Quality Electronic Design.
[19] Kaushik Roy,et al. A 32 kb 10T Sub-Threshold SRAM Array With Bit-Interleaving and Differential Read Scheme in 90 nm CMOS , 2009, IEEE Journal of Solid-State Circuits.