A 780 mW 4 $\times$ 28 Gb/s Transceiver for 100 GbE Gearbox PHY in 40 nm CMOS

This paper describes a reconfigurable 4 × 28 Gb/s transceiver supporting 100 GbE/40 GbE standards. In each lane, the transmitter incorporates a 3-tap FIR with independent output phase adjustment, and the receiver has a half-rate CDR with a dedicated eye-monitor channel. There is a global resonant clock distribution network implemented using programmable distributed on-chip inductors. Implemented in a 40 nm CMOS process, the TX output measures 1.87 pspp DJ and 202 fsrms RJ. The RX jitter tolerance is 0.46 UIpp at 80 MHz with an input sensitivity of 27 mVpp-diff. The transceiver achieves BER on a channel with 20 dB loss at Nyquist, dissipating only 780 mW from a 0.9 V supply for all four lanes at 28 Gb/s operation.

[1]  Shinji Nishimura,et al.  A 10:4 MUX and 4:10 DEMUX Gearbox LSI for 100-Gigabit Ethernet Link , 2011, IEEE Journal of Solid-State Circuits.

[2]  M. Demirkan,et al.  Design of Wide Tuning-Range CMOS VCOs Using Switched Coupled-Inductors , 2008, IEEE Journal of Solid-State Circuits.

[3]  John D'Ambrosia,et al.  Evolution of ethernet standards in the IEEE 802.3 working group , 2013, IEEE Communications Magazine.

[4]  Wei Zhang,et al.  A Dual-Channel 23-Gbps CMOS Transmitter/Receiver Chipset for 40-Gbps RZ-DQPSK and CS-RZ-DQPSK Optical Transmission , 2012, IEEE Journal of Solid-State Circuits.

[5]  M. Horowitz,et al.  A 14-mW 6.25-Gb/s Transceiver in 90-nm CMOS , 2007, IEEE Journal of Solid-State Circuits.

[6]  Wei Zhang,et al.  A 500 mW ADC-Based CMOS AFE With Digital Calibration for 10 Gb/s Serial Links Over KR-Backplane and Multimode Fiber , 2010, IEEE Journal of Solid-State Circuits.

[7]  Goichi Ono,et al.  A 12.3-mW 12.5-Gb/s Complete Transceiver in 65-nm CMOS Process , 2010, IEEE Journal of Solid-State Circuits.

[8]  Stephen P. Boyd,et al.  Bandwidth extension in CMOS with optimized on-chip inductors , 2000, IEEE Journal of Solid-State Circuits.

[9]  Jeff Sanders,et al.  A 225mW 28Gb/s SerDes in 40nm CMOS with 13dB of analog equalization for 100GBASE-LR4 and optical transport lane 4.4 applications , 2012, 2012 IEEE International Solid-State Circuits Conference.

[10]  Shinji Nishimura,et al.  10:4 MUX and 4:10 DEMUX gearbox LSI for 100-gigabit Ethernet link , 2011, 2011 IEEE International Solid-State Circuits Conference.

[11]  Shen-Iuan Liu,et al.  A 1V 4.2mW fully integrated 2.5Gb/s CMOS limiting amplifier using folded active inductors , 2004, 2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512).

[12]  Jun Cao,et al.  A Sub-2 W 39.8–44.6 Gb/s Transmitter and Receiver Chipset With SFI-5.2 Interface in 40 nm CMOS , 2013, IEEE Journal of Solid-State Circuits.

[13]  Byungsub Kim,et al.  A 10-Gb/s Compact Low-Power Serial I/O With DFE-IIR Equalization in 65-nm CMOS , 2009, IEEE Journal of Solid-State Circuits.

[14]  Jri Lee,et al.  A 2×25Gb/s deserializer with 2∶5 DMUX for 100Gb/s ethernet applications , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).