A New Frontier in Ultralow Power Wireless Links: Network-on-Chip and Chip-to-Chip Interconnects

This paper explores the general framework and prospects for on-chip and off-chip wireless interconnects implemented for high-performance computing (HPC) systems in the context of micro power wireless design. HPC interconnects demand very high (≥ 10 Gb/s) transmission rates using ultraefficient (~ 1 pJ/bit) transceivers over extremely short (≤ 100 cm) ranges. In an attempt to design such wireless interconnects, first a model for the wireless communication channel properties is developed. The use of CMOS-based energyefficient on-off keying (OOK) transceiver architectures operating in the 60-90 GHz bands is considered as a practical solution. In order to address strict performance requirements of wireless HPC interconnects, and taking advantage of the recent developments in device scaling, compact low-power and innovative circuits based on novel double-gate MOSFETs (DG-MOSFETs) are proposed in the implementation of the architecture. The performance of a compact low-noise amplifier (LNA) design using common source (CS) inductive degeneration with 32 nm DGMOSFETs is investigated by quantitative analysis and simulation. The proposed inductor-less two-stage cascode cascade LNA is optimized for 90 GHz operation and has the advantage of gain switching over its CMOS counterpart without the use of additional switching transistors, which makes it remarkably power efficient and faster. As further examples of efficient and compact DG-MOSFET circuits for OOK transceiver design, a three-stage CS 5 dB tunable power amplifier operating up to 90 GHz, and a novel 90 GHz voltage controlled oscillator are also presented. This is followed by the proposal of an array of four monopole antennas studied using full-wave EM solver.

[1]  David W. Matolak,et al.  iWISE: Inter-router Wireless Scalable Express Channels for Network-on-Chips (NoCs) Architecture , 2011, 2011 IEEE 19th Annual Symposium on High Performance Interconnects.

[2]  Tadao Nagatsuma,et al.  A Review on Terahertz Communications Research , 2011 .

[3]  E. M. Hartwell Boston , 1906 .

[4]  S. Borkar,et al.  Review of On-Chip Inductor Structures With Magnetic Films , 2009, IEEE Transactions on Magnetics.

[5]  E. Hammerstad,et al.  Accurate Models for Microstrip Computer-Aided Design , 1980, 1980 IEEE MTT-S International Microwave symposium Digest.

[6]  Richard Lai,et al.  Cryogenic MMIC Low Noise Amplifiers for W- Band and Beyond , 2011 .

[7]  Ian O'Connor,et al.  Analog Circuit Design (chapter 5) , 2009 .

[8]  Lei Guo,et al.  Short-Range, Wireless Interconnect within a Computing Chassis: Design Challenges , 2010, IEEE Design & Test of Computers.

[9]  Avinash Kodi,et al.  On ultra-short wireless interconnects for NoCs and SoCs: Bridging the ‘THz Gap’ , 2013, 2013 IEEE 56th International Midwest Symposium on Circuits and Systems (MWSCAS).

[10]  Kenichi Okada,et al.  A 24 dB gain 51–68 GHz CMOS low noise amplifier using asymmetric-layout transistors , 2010, 2010 Proceedings of ESSCIRC.

[11]  Behzad Razavi,et al.  RF Microelectronics , 1997 .

[12]  Jason Cong,et al.  A scalable micro wireless interconnect structure for CMPs , 2009, MobiCom '09.

[13]  Yuan Taur,et al.  Fundamentals of Modern VLSI Devices , 1998 .

[14]  K. Soumyanath,et al.  A 64 GHz LNA With 15.5 dB Gain and 6.5 dB NF in 90 nm CMOS , 2008, IEEE Journal of Solid-State Circuits.

[15]  Wong-Sun Kim,et al.  A 2.4 GHz CMOS low noise amplifier using an inter-stage matching inductor , 1999, 42nd Midwest Symposium on Circuits and Systems (Cat. No.99CH36356).

[16]  L. Samoska An Overview of Solid-State Integrated Circuit Amplifiers in the Submillimeter-Wave and THz Regime , 2011, IEEE Transactions on Terahertz Science and Technology.

[17]  Avinash Karanth Kodi,et al.  60 GHz OOK Transmitter in 32 nm DG FinFET technology , 2012, 2012 IEEE International Conference on Wireless Information Technology and Systems (ICWITS).

[18]  A. Leuther,et al.  Metamorphic HEMT technology for low-noise applications , 2009, 2009 IEEE International Conference on Indium Phosphide & Related Materials.

[19]  B. Gaucher,et al.  SiGe bipolar transceiver circuits operating at 60 GHz , 2005, IEEE Journal of Solid-State Circuits.

[20]  J.-P. Raskin,et al.  Analog/RF performance of multiple gate SOI devices: wideband simulations and characterization , 2006, IEEE Transactions on Electron Devices.

[21]  David Matolak,et al.  Wireless networks-on-chips: architecture, wireless channel, and devices , 2012, IEEE Wireless Communications.

[22]  Paramvir Bahl,et al.  Augmenting data center networks with multi-gigabit wireless links , 2011, SIGCOMM 2011.

[23]  Yu Cao,et al.  Predictive Technology Model for Nano-CMOS Design Exploration , 2006, 2006 1st International Conference on Nano-Networks and Workshops.

[24]  Christof Teuscher,et al.  Scalable Hybrid Wireless Network-on-Chip Architectures for Multicore Systems , 2011, IEEE Transactions on Computers.

[25]  F. Herzel,et al.  A fully integrated 60 GHz LNA in SiGe:C BiCMOS technology , 2005, Proceedings of the Bipolar/BiCMOS Circuits and Technology Meeting, 2005..

[26]  Chen Sun,et al.  DSENT - A Tool Connecting Emerging Photonics with Electronics for Opto-Electronic Networks-on-Chip Modeling , 2012, 2012 IEEE/ACM Sixth International Symposium on Networks-on-Chip.

[27]  Paul G. A. Jespers,et al.  ANALOG CIRCUITS , 2022 .

[28]  M.T. Yang,et al.  60-GHz PA and LNA in 90-nm RF-CMOS , 2006, IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, 2006.

[29]  J. D. Parsons,et al.  The Mobile Radio Propagation Channel , 1991 .

[30]  D. Hill,et al.  Aperture Excitation of Electrically Large, Lossy Cavities , 1993 .

[31]  Anton Mavretic Analog circuits , 1991 .

[32]  Sorin P. Voinigescu,et al.  A 2×44Gb/s 110-GHz Wireless Transmitter with Direct Amplitude and Phase Modulation in 45-nm SOI CMOS , 2013, 2013 IEEE Compound Semiconductor Integrated Circuit Symposium (CSICS).

[33]  T. Skotnicki,et al.  The end of CMOS scaling: toward the introduction of new materials and structural changes to improve MOSFET performance , 2005, IEEE Circuits and Devices Magazine.

[34]  Gordon L. Stuber,et al.  Principles of Mobile Communication , 1996 .

[35]  Savas Kaya,et al.  Radio Frequency IC Design with Nanoscale DG-MOSFETs , 2013 .

[36]  Jason Cong,et al.  CMP network-on-chip overlaid with multi-band RF-interconnect , 2008, 2008 IEEE 14th International Symposium on High Performance Computer Architecture.

[37]  S. Dosanjh,et al.  Architectures and Technology for Extreme Scale Computing Report from the Workshop Node Architecture and Power Reduction Strategies , 2011 .

[38]  K. Roy,et al.  Double gate-MOSFET subthreshold circuit for ultralow power applications , 2004, IEEE Transactions on Electron Devices.

[39]  Partha Pratim Pande,et al.  Wireless NoC as Interconnection Backbone for Multicore Chips: Promises and Challenges , 2012, IEEE Journal on Emerging and Selected Topics in Circuits and Systems.

[40]  Yue Ping Zhang,et al.  Propagation Mechanisms of Radio Waves Over Intra-Chip Channels With Integrated Antennas: Frequency-Domain Measurements and Time-Domain Analysis , 2007, IEEE Transactions on Antennas and Propagation.

[41]  Isabelle Ferain,et al.  Multigate transistors as the future of classical metal–oxide–semiconductor field-effect transistors , 2011, Nature.

[42]  Luca P. Carloni,et al.  Networks-on-chip in emerging interconnect paradigms: Advantages and challenges , 2009, 2009 3rd ACM/IEEE International Symposium on Networks-on-Chip.

[43]  K A Remley,et al.  Simulating the Multipath Channel With a Reverberation Chamber: Application to Bit Error Rate Measurements , 2010, IEEE Transactions on Electromagnetic Compatibility.

[44]  Antonio Lazaro,et al.  RF and noise performance of double gate and single gate SOI , 2006 .

[45]  Characterization and Modeling of an SiGe HBT Technology for Transceiver Applications in the 100–300-GHz Range , 2012, IEEE Transactions on Microwave Theory and Techniques.

[46]  Peter Ramm,et al.  3D System-on-Chip technologies for More than Moore systems , 2010, DTIP 2010.

[47]  David W. Matolak,et al.  Channel modeling for wireless networks-on-chips , 2013, IEEE Communications Magazine.