Impact of hump effect on MOSFET mismatch in the sub-threshold area for low power analog applications
暂无分享,去创建一个
Hassen Aziza | Pascal Fornara | Franck Julien | Laurent Lopez | Jean-Michel Portal | Yohan Joly | Yannick Bert | J. Portal | Y. Bert | H. Aziza | P. Fornara | L. Lopez | Y. Joly | F. Julien
[1] M. Haond,et al. Analysis of width edge effects in advanced isolation schemes for deep submicron CMOS technologies , 1996 .
[2] Lakhmi C. Jain,et al. Microelectronic engineering , 1995, Proceedings Electronic Technology Directions to the Year 2000.
[3] M.J.M. Pelgrom,et al. Matching properties of MOS transistors , 1989 .
[4] P.R. Kinget. Device mismatch and tradeoffs in the design of analog circuits , 2005, IEEE Journal of Solid-State Circuits.
[5] Michael Dr. Graf,et al. Characterisation of a new hump-free device structure for smart power and embedded memory technologies , 2005 .