An investigation of signed bit adder with VHDL

Adder is one of the fundamental components of any digital systems. All of the adder-subtractor and multiplier are constructed with adders. The function of adder is to perform addition process and it is very important especially in digital computer system where the speed of adder will influence the performance of the system itself. Concerning of this matter, this project carried out some simulation to investigate the desired adder. Due to the rapidly growing technology, not only high speed but the usage of hardware needs to be taken into consideration. In this paper, an investigation of Carry Look-ahead Adder (CLA), Ripple Carry Adder (RCA), Carry Select Adder (CSA), and a new scheme adder called Hybird Adder with VHDL will determine the performance of Signed bit adder.

[1]  Mark Vesterbacka,et al.  A high-speed low-latency digit-serial hybrid adder , 2004, 2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512).

[2]  Dong Sam Ha,et al.  High Speed 1-bit Bypass Adder Design for Low Precision Additions , 2007, 2007 IEEE International Symposium on Circuits and Systems.

[3]  Massoud Pedram,et al.  Closing the gap between carry select adder and ripple carry adder: a new class of low-power high-performance adders , 2005, Sixth international symposium on quality electronic design (isqed'05).