2PARMA: Parallel Paradigms and Run-Time Management Techniques for Many-Core Architectures
暂无分享,去创建一个
Rainer Leupers | Gerd Ascheid | Heinrich Meyr | Chantal Ykman-Couvreur | Giovanni Agosta | Petri Mähönen | Vittorio Zaccaria | Gianluca Palermo | Cristina Silvano | Martin Palkovic | Dimitrios Soudris | Alexandros Bartzas | Junaid Ansari | William Fornaciari | Stefano Crespi-Reghizzi | Jens Brandenburg | Benno Stabernack | Torsten Kempf | Praveen Raghavan | Sotirios Xydis | Simone Corbetta | Bart Vanthournout | Fabrizio Castro | Heiko Hübert | Michele Tartara | Diego Melpignano | Patrick Bellasi | Andrea Di Biagio | David Siorpaes | Ettore Speziale | J. M. Zins | R. Leupers | H. Meyr | G. Ascheid | D. Soudris | T. Kempf | S. Crespi-Reghizzi | P. Mähönen | B. Vanthournout | W. Fornaciari | P. Raghavan | C. Silvano | G. Agosta | P. Bellasi | B. Stabernack | J. Ansari | C. Ykman-Couvreur | M. Tartara | G. Palermo | A. Bartzas | V. Zaccaria | F. Castro | A. D. Biagio | S. Corbetta | E. Speziale | D. Siorpaes | H. Hübert | J. Brandenburg | M. Palkovic | S. Xydis
[1] Andreas Achtzehn,et al. A flexible MAC development framework for cognitive radio systems , 2011, 2011 IEEE Wireless Communications and Networking Conference.
[2] Giovanni Agosta,et al. Improved Programming of GPU Architectures through Automated Data Allocation and Loop Restructuring , 2011, ARCS Workshops.
[3] Giovanni Agosta,et al. Parallelism and Retargetability in the ILDJIT Dynamic Compiler , 2010, ARCS Workshops.
[4] V. Derudder,et al. A 10.37 mm2 675 mW reconfigurable LDPC and Turbo encoder and decoder for 802.11n, 802.16e and 3GPP-LTE , 2010, 2010 Symposium on VLSI Circuits.
[5] Francky Catthoor,et al. Software metadata: Systematic characterization of the memory behaviour of dynamic applications , 2010, J. Syst. Softw..
[6] Andreas Achtzehn,et al. Decomposable MAC Framework for Highly Flexible and Adaptable MAC Realizations , 2010, 2010 IEEE Symposium on New Frontiers in Dynamic Spectrum (DySPAN).
[7] William Fornaciari,et al. A Hierarchical Distributed Control for Power and Performances Optimization of Embedded Systems , 2010, ARCS.
[8] Giovanni Agosta,et al. A highly flexible, parallel virtual machine: design and experience of ILDJIT , 2010, Softw. Pract. Exp..
[9] Benno Stabernack,et al. Profiling-Based Hardware/Software Co-Exploration for the Design of Video Coding Architectures , 2009, IEEE Transactions on Circuits and Systems for Video Technology.
[10] Kaushik R. Chowdhury,et al. A survey on MAC protocols for cognitive radio networks , 2009, Ad Hoc Networks.
[11] Gauthier Lafruit,et al. Cross-Based Local Stereo Matching Using Orthogonal Integral Images , 2009, IEEE Transactions on Circuits and Systems for Video Technology.
[12] Gerd Ascheid,et al. Efficient and portable SDR waveform development: The Nucleus concept , 2009, MILCOM 2009 - 2009 IEEE Military Communications Conference.
[13] V. Derudder,et al. A 200Mbps+ 2.14nJ/b digital baseband multi processor system-on-chip for SDRs , 2009, 2009 Symposium on VLSI Circuits.
[14] Heiko Schwarz,et al. Overview of the Scalable Video Coding Extension of the H.264/AVC Standard , 2007, IEEE Transactions on Circuits and Systems for Video Technology.
[15] Chantal Ykman-Couvreur,et al. Systematic Methodology for Real-Time Cost-Effective Mapping of Dynamic Concurrent Task-Based Systems on Heterogenous Platforms , 2007 .
[16] Rudy Lauwereins,et al. ADRES: An Architecture with Tightly Coupled VLIW Processor and Coarse-Grained Reconfigurable Matrix , 2003, FPL.
[17] Grant Martin,et al. Surviving the SOC Revolution: A Guide to Platform-Based Design , 1999 .