A continuous-time ΔΣ modulator with 91dB dynamic range in a 2 MHz signal bandwidth using a dual switched-capacitor return-to-zero DAC
暂无分享,去创建一个
[1] Boris Murmann,et al. A continuous-time, jitter insensitive ΣΔ modulator using a digitally linearized Gm-C integrator with embedded SC feedback DAC , 2011, 2011 Symposium on VLSI Circuits - Digest of Technical Papers.
[2] José B. Silva,et al. A 2.8 mW ΔΣ ADC with 83 dB DR and 1.92 MHz BW using FIR outer feedback and TIA-based integrator , 2011, 2011 Symposium on VLSI Circuits - Digest of Technical Papers.
[3] Pietro Andreani,et al. A continuous time delta-sigma modulator with reduced clock jitter sensitivity through DSCR feedback , 2013 .
[4] Shanthi Pavan,et al. Continuous-Time $\Delta \Sigma $ Modulators With Improved Linearity and Reduced Clock Jitter Sensitivity Using the Switched-Capacitor Return-to-Zero DAC , 2013, IEEE Journal of Solid-State Circuits.
[5] R. V. Veldhoven. A triple-mode continuous-time ΣΔ modulator with switched-capacitor feedback DAC for a GSM-EDGE/CDMA2000/UMTS receiver , 2003, IEEE J. Solid State Circuits.
[6] Lars Sundström,et al. Design and Measurement of a CT � ADC With Switched-Capacitor Switched-Resistor Feedback , 2009 .
[7] Shanthi Pavan,et al. Power Reduction in Continuous-Time Delta-Sigma Modulators Using the Assisted Opamp Technique , 2010, IEEE Journal of Solid-State Circuits.
[8] R.H.M. van Veldhoven. A triple-mode continuous-time /spl Sigma//spl Delta/ modulator with switched-capacitor feedback DAC for a GSM-EDGE/CDMA2000/UMTS receiver , 2003 .
[9] Lars Sundström,et al. Design and Measurement of a CT $\Delta\Sigma$ ADC With Switched-Capacitor Switched-Resistor Feedback , 2009, IEEE Journal of Solid-State Circuits.