A High-Speed Pipelined-SAR ADC with Resistor-based Self-biasing RAMP

This paper proposes a two-stage Pipelined-SAR ADC for high-speed, high-resolution and low-power applications. The sub-ADCs adopt the lower plate sampling and upper plate sampling asynchronous SAR logic respectively. The inter-stage amplifier adopts ring amplifier. The self-biasing RAMP is based on a variable resistor, which decreases the settling time of ring amplifier while maintaining low power consumption and sufficient phase margin. In addition, the first stage sub-ADC uses two parallel routes to sample and transfer residue voltage alternately, which further enhance the sample rate. A prototype ADC is designed and simulated in TSMC40nm CMOS technology with a standard 1.1 V supply voltage. The SNDR and ENOB is 55.34 dB and 8.9bit respectively from the simulation results, with a Nyquist frequency input sampled at 200 MS/s, and figure of merit of 35.4fJ/conversion-step.

[1]  Byeong-Ha Park,et al.  A 9.43-ENOB 160MS/s 1.2V 65nm CMOS ADC based on multi-stage amplifiers , 2009, 2009 IEEE Custom Integrated Circuits Conference.

[2]  Michael P. Flynn,et al.  A 100 MS/s, 10.5 Bit, 2.46 mW Comparator-Less Pipeline ADC Using Self-Biased Ring Amplifiers , 2015, IEEE Journal of Solid-State Circuits.

[3]  Michael P. Flynn,et al.  A SAR-Assisted Two-Stage Pipeline ADC , 2011, IEEE Journal of Solid-State Circuits.