High-performance single clock cycle CMOS comparator
暂无分享,去创建一个
A novel comparison algorithm is introduced, which uses a parallel MSB checking method instead of the traditional priority-encoding based comparison algorithm. Fast dynamic NOR gates are used instead of high-fanin NAND gates and this results in significant improvement in performance over the traditional design. The design was realised in AMS 0.35 µm technology. It is shown that the proposed design is 22% faster than the existing fastest single-cycle comparator based on priority encoder.
[1] Chung-Hsun Huang,et al. High-performance and power-efficient CMOS comparators , 2003 .
[2] Chung-Hsun Huang,et al. High-speed and low-power CMOS priority encoders , 2000, IEEE Journal of Solid-State Circuits.
[3] Chung-Yu Wu,et al. 1 GHz 64-bit high-speed comparator using ANT dynamic logic with two-phase clocking , 1998 .