Single Event Transients in Combinatorial Circuits
暂无分享,去创建一个
[1] Lloyd W. Massengill,et al. Basic mechanisms and modeling of single-event upset in digital microelectronics , 2003 .
[2] T. Calin,et al. A low-cost, highly reliable SEU-tolerant SRAM: prototype and test results , 1995 .
[3] Resve Saleh,et al. Simulation and analysis of transient faults in digital circuits , 1992 .
[4] Hidetoshi Onodera,et al. Proposal of a timing model for CMOS logic gates driving a CRC load , 1998, ICCAD.
[5] G. R. Srinivasan. Modeling the cosmic-ray-induced soft-error rate in integrated circuits: An overview , 1996, IBM J. Res. Dev..
[6] Dan Alexandrescu,et al. New methods for evaluating the impact of single event transients in VDSM ICs , 2002, 17th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, 2002. DFT 2002. Proceedings..
[7] R. Adams. Proceedings , 1947 .
[8] G. C. Messenger,et al. Collection of Charge on Junction Nodes from Ion Tracks , 1982, IEEE Transactions on Nuclear Science.
[9] Lorenzo Alvisi,et al. Modeling the effect of technology trends on the soft error rate of combinational logic , 2002, Proceedings International Conference on Dependable Systems and Networks.
[10] P. Dodd,et al. Various SEU conditions in SRAM studied by 3-D device simulation , 2001 .
[11] F. W. Sexton,et al. Contribution of device simulation to SER understandfng , 2003, 2003 IEEE International Reliability Physics Symposium Proceedings, 2003. 41st Annual..
[12] Guillaume Hubert,et al. Device simulation study of the SEU sensitivity of SRAMs to internal ion tracks generated by nuclear reactions , 2001 .
[13] H. Onodera,et al. Proposal of a timing model for CMOS logic gates driving a CRC /spl pi/ load , 1998, 1998 IEEE/ACM International Conference on Computer-Aided Design. Digest of Technical Papers (IEEE Cat. No.98CB36287).
[14] James F. Ziegler,et al. Terrestrial cosmic rays , 1996, IBM J. Res. Dev..
[15] Antonio J. Acosta,et al. Logical modelling of delay degradation effect in static CMOS gates , 2000 .
[16] P. Hazucha,et al. Cosmic-ray soft error rate characterization of a standard 0.6-/spl mu/m CMOS process , 2000, IEEE Journal of Solid-State Circuits.