Design and Implementation of 64-kb CMOS Static RAMs for Josephson-CMOS Hybrid Memories
暂无分享,去创建一个
Y. Yamanashi | N. Yoshikawa | Hyunjoo Jin | K. Kuwabara | N. Yoshikawa | Y. Yamanashi | K. Kuwabara | Hyunjoo Jin
[1] Yuki Yamanashi,et al. Investigation of robust CMOS amplifiers for Josephson- CMOS hybrid memories , 2012 .
[2] V. Semenov,et al. RSFQ logic/memory family: a new Josephson-junction technology for sub-terahertz-clock-frequency digital systems , 1991, IEEE Transactions on Applied Superconductivity.
[3] T. Van Duzer,et al. Superconductor-semiconductor memories , 1993, IEEE Transactions on Applied Superconductivity.
[4] S. Whiteley,et al. Characterization of 4 K CMOS devices and circuits for hybrid Josephson-CMOS systems , 2005, IEEE Transactions on Applied Superconductivity.
[5] S.. Nagasawa,et al. Yield Evaluation of 10-kA/cm $^{2}$ Nb Multi-Layer Fabrication Process Using Conventional Superconducting RAMs , 2007, IEEE Transactions on Applied Superconductivity.
[6] Nobuyuki Yoshikawa,et al. Access time measurements of Josephson-CMOS hybrid memory using single-flux-quantum circuits , 2006 .
[7] T. Van Duzer,et al. Simulation and measurements on a 64-kbit hybrid Josephson-CMOS memory , 2005, IEEE Transactions on Applied Superconductivity.