First Evidence of Temporary Read Errors in TLC 3D-NAND Flash Memories Exiting From an Idle State

This paper presents a new reliability threat that affects 3D-NAND Flash memories when a read operation is performed exiting from an idle state. In particular, a temporary large increase of the fail bits count is reported for the layers read as first after a sequence of program/verify and a idle retention phase. The phenomenon, hereafter called Temporary Read Errors (TRE), is not due to a permanent change of cell threshold voltage between the program verify and the following read operations, but to its transient instability occurring during the idle phase and the first read operations performed on a block. The experimental analysis has been performed on off-the-shelf gigabit-array products to characterize the dependence on the memory operating conditions. The TRE is found to be strongly dependent on the page read, on the read temperature and on the time delay between the first and the second read after the idle state. To emphasize its negative impact at system-level, we have evaluated the induced performance drop on Solid State Drives architectures.

[1]  Sung-Jin Choi,et al.  Comprehensive evaluation of early retention (fast charge loss within a few seconds) characteristics in tube-type 3-D NAND flash memory , 2016, 2016 IEEE Symposium on VLSI Technology.

[2]  C. Miccoli,et al.  Investigation of Cycling-Induced VT Instabilities in NAND Flash Cells via Compact Modeling , 2012, 2012 4th IEEE International Memory Workshop.

[3]  A. Goda,et al.  Scaling directions for 2D and 3D NAND cells , 2012, 2012 International Electron Devices Meeting.

[4]  Paolo Prinetto,et al.  SSDExplorer: A Virtual Platform for Performance/Reliability-Oriented Fine-Grained Design Space Exploration of Solid State Drives , 2015, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[5]  Y. Iwata,et al.  Optimal Integration and Characteristics of Vertical Array Devices for Ultra-High Density, Bit-Cost Scalable Flash Memory , 2007, 2007 IEEE International Electron Devices Meeting.

[6]  J. Kessenich,et al.  Bit error rate in NAND Flash memories , 2008, 2008 IEEE International Reliability Physics Symposium.

[7]  Takashi Maeda,et al.  Optimal device structure for Pipe-shaped BiCS Flash memory for ultra high density storage device with excellent performance and reliability , 2009, 2009 IEEE International Electron Devices Meeting (IEDM).

[8]  Jeong-Don Ihm,et al.  256 Gb 3 b/Cell V-nand Flash Memory With 48 Stacked WL Layers , 2017, IEEE Journal of Solid-State Circuits.

[9]  A. Spinelli,et al.  Impact of Cycling on Random Telegraph Noise in 3-D NAND Flash Arrays , 2018, IEEE Electron Device Letters.

[10]  Chih-Yuan Lu,et al.  Polycrystalline-silicon channel trap induced transient read instability in a 3D NAND flash cell string , 2016, 2016 IEEE International Electron Devices Meeting (IEDM).

[11]  Hyunseok Lee,et al.  7.7 A 768Gb 3b/cell 3D-floating-gate NAND flash memory , 2016, 2016 IEEE International Solid-State Circuits Conference (ISSCC).

[12]  Thomas P. Parnell,et al.  Modelling of the threshold voltage distributions of sub-20nm NAND flash memory , 2014, 2014 IEEE Global Communications Conference.

[13]  Niccolò Righetti,et al.  2D vs 3D NAND technology: Reliability benchmark , 2017, 2017 IEEE International Integrated Reliability Workshop (IIRW).

[14]  Byung-Gook Park,et al.  Characterization of traps in 3-D stacked NAND flash memory devices with tube-type poly-Si channel structure , 2012, 2012 International Electron Devices Meeting.

[15]  Myounggon Kang,et al.  Down-Coupling Phenomenon of Floating Channel in 3D NAND Flash Memory , 2016, IEEE Electron Device Letters.

[16]  Eun-seok Choi,et al.  Device considerations for high density and highly reliable 3D NAND flash cell in near future , 2012, 2012 International Electron Devices Meeting.

[17]  Ki-Hong Lee,et al.  Inherent Issues and Challenges of Program Disturbance of 3D NAND Flash Cell , 2012, 2012 4th IEEE International Memory Workshop.

[18]  Luca Crippa,et al.  Cross-Temperature Effects of Program and Read Operations in 2D and 3D NAND Flash Memories , 2018, 2018 International Integrated Reliability Workshop (IIRW).

[19]  Andrea L. Lacaita,et al.  Reviewing the Evolution of the NAND Flash Technology , 2017, Proceedings of the IEEE.

[20]  Byung-Gook Park,et al.  Effect of traps on transient bit-line current behavior in word-line stacked nand flash memory with poly-Si body , 2014, 2014 Symposium on VLSI Technology (VLSI-Technology): Digest of Technical Papers.