Wafer level packaging technology development for CMOS image sensors using Through Silicon Vias

In this paper a low temperature dasiavia-lastrdquo technology will be presented. This technology has been especially developed for CMOS image sensors wafer level packaging. In the first part of this paper, the steps of the through silicon vias (TSV) technology will be presented: glass wafer carrier bonding onto the silicon substrate, silicon thinning and backside technology including specific steps like double side lithography, silicon deep etching, silicon side wall insulation, vias metallization and final bumping. In a second part, the design of the TSV will be presented and a first approach of a design rule definition for TSV will be introduced. Morphological and electrical characterizations of the via-last technology will then be showed and discussed. Finally, a picture obtained with the TSV CMOS image sensor (TSV CIS) will be presented.

[1]  Y. Yamaji,et al.  Process integration of 3D chip stack with vertical interconnection , 2004, 2004 Proceedings. 54th Electronic Components and Technology Conference (IEEE Cat. No.04CH37546).

[2]  M. Topper,et al.  New wafer-level-packaging technology using silicon-via-contacts for optical and other sensor applications , 2004, 2004 Proceedings. 54th Electronic Components and Technology Conference (IEEE Cat. No.04CH37546).

[3]  R.R. Tummala,et al.  SOP: what is it and why? A new microsystem-integration technology paradigm-Moore's law for system integration of miniaturized convergent systems of the next decade , 2004, IEEE Transactions on Advanced Packaging.

[4]  P. Garrou Opto-WLP for CMOS Imaging Sensors: , 2006 .

[5]  X. Baillin,et al.  Through silicon vias technology for CMOS image sensors packaging , 2008, 2008 58th Electronic Components and Technology Conference.