A novel seven level inverter with reduced number of switches

This paper deals with a novel seven level cascaded multilevel inverter. Almost all the drawbacks of the conventional multilevel inverters is rectified by the proposed topology. This topology uses less number of switches (particularly in higher levels) as compared with conventional topology, where it reduces the complexity and overall size of the system which in turn reduces the harmonics and cost of the entire system. Fewer switches will be conducting for specific time intervals so switching loss is also reduced in the proposed topology. A seven level inverter simulation is carried with the implementation of nearest level control. The proposal is validated by extensive simulation studies.

[1]  Brendan Peter McGrath,et al.  Multicarrier PWM strategies for multilevel inverters , 2002, IEEE Trans. Ind. Electron..

[2]  Fang Zheng Peng,et al.  Multilevel inverters: a survey of topologies, controls, and applications , 2002, IEEE Trans. Ind. Electron..

[3]  José R. Rodríguez,et al.  A Survey on Neutral-Point-Clamped Inverters , 2010, IEEE Transactions on Industrial Electronics.

[4]  Abd-Alhalim Yatim,et al.  Design and Implementation of a New Multilevel Inverter Topology , 2012, IEEE Transactions on Industrial Electronics.

[5]  P.K. Steimer,et al.  Practical medium voltage converter topologies for high power applications , 2001, Conference Record of the 2001 IEEE Industry Applications Conference. 36th IAS Annual Meeting (Cat. No.01CH37248).

[6]  R Johnson Uthayakumar A Carrier Overlapping PWM Technique for Seven Level Asymmetrical Multilevel Inverter with various References , 2012 .

[7]  Domenico Casadei,et al.  A New Multilevel Conversion Structure for Grid-Connected PV Applications , 2009, IEEE Transactions on Industrial Electronics.

[8]  K. D. Joseph,et al.  A Reduced Switch Multilevel Inverter for Harmonic Reduction , 2012, 2012 Asia-Pacific Power and Energy Engineering Conference.

[9]  Mariusz Malinowski,et al.  A Survey on Cascaded Multilevel Inverters , 2010, IEEE Transactions on Industrial Electronics.

[10]  S. Umashankar,et al.  A multilevel inverter with reduced number of switches , 2012, 2012 IEEE Students' Conference on Electrical, Electronics and Computer Science.

[11]  R. Ramesh,et al.  Design and implementation of three level CHB inverter with phase shifted SPWM using TMS320F24PQ , 2011, India International Conference on Power Electronics 2010 (IICPE2010).

[12]  J. Rodriguez,et al.  Mixed Multicell Cascaded Multilevel Inverter , 2007, 2007 IEEE International Symposium on Industrial Electronics.

[13]  Yeun-Ho Joung,et al.  Efficient Switc hing Pattern for Cascaded H-bridge Multilevel Inverter employing Series-connected Input Voltage Sources , 2011 .