Layout optimization of an ESD-protection n-MOSFET by simulation and measurement
暂无分享,去创建一个
[1] C. Duvvury,et al. ESD phenomena in graded junction devices , 1989 .
[2] R. Luscher,et al. A high density CMOS process , 1985, 1985 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[3] Guido Groeseneken,et al. Analysis of HBM ESD testers and specifications using a fourth-order lumped element model , 1994 .
[4] D. Lin. ESD sensitivity and VLSI technology trends: thermal breakdown and dielectric breakdown , 1994 .
[5] G. Simmons,et al. Snapback Induced Gate Dielectric Breakdown in Graded Junction MOS Structures , 1984, 22nd International Reliability Physics Symposium.
[6] C. Duvvury,et al. Achieving uniform nMOS device power distribution for sub-micron ESD reliability , 1992, 1992 International Technical Digest on Electron Devices Meeting.
[7] C. Duvvury,et al. The impact of technology scaling on ESD robustness and protection circuit design , 1995 .