A common technique for hardening a circuit cell against single-event effects (SEE) is to use an RC delay or other time delay technique to slow down the response of a storage or memory cell. In order for this to work, we must have a good model for the duration of the output voltage pulse due to the ion strike on a given cell. Two-dimensional simulations determine the output voltage pulse shape due to an ion strike on a circuit cell within an integrated circuit. For SOI, the worst-case pulse occurs when the ion strike is near the center of the NMOS body (under the gate). It is very desirable to have a simple SPICE model for the SEE behavior because of the large number of circuit cells that need to be characterized. Two-dimensional (2D) simulations are translated into a ID format, from which closed-form physics-based equations are derived, which are then used in SPICE simulations. Test chips from a 0.15 mum SOI process are used to experimentally determine the LET threshold of six different circuits. The SPICE predictions of LET threshold are in good agreement with the experimental results. Because the SEE pulse widths in SOI circuits are much shorter than those in comparable bulk CMOS circuits, time-delay radiation hardening of SOI can be achieved with much less compromise of the speed of storage or memory cells.
[1]
M.S. Adler,et al.
Accurate calculations of the forward drop and power dissipation in thyristors
,
1978,
IEEE Transactions on Electron Devices.
[2]
F J Hyde,et al.
Physical Electronics and Circuit Models of Transistors
,
1965
.
[3]
P. Dodd,et al.
Production and propagation of single-event transients in high-speed digital logic ICs
,
2004,
IEEE Transactions on Nuclear Science.
[4]
D. S. Walsh,et al.
SEU-sensitive volumes in bulk and SOI SRAMs from first-principles calculations and experiments
,
2001
.
[5]
D.E. Fulkerson,et al.
Boxes: An Engineering Methodology for Calculating Soft Error Rates in SOI Integrated Circuits
,
2006,
IEEE Transactions on Nuclear Science.
[6]
A. S. Grove.
Physics and Technology of Semiconductor Devices
,
1967
.
[7]
H. Saito,et al.
SEU resistance in advanced SOI-SRAMs fabricated by commercial technology using a rad-hard circuit design
,
2002
.
[8]
E.E. Vogt,et al.
Prediction of SOI single-event effects using a simple physics-based SPICE model
,
2005,
IEEE Transactions on Nuclear Science.