A high resolution predictor/corrector analog-to-digital converter
暂无分享,去创建一个
A new high resolution A/D converter architecture based on digital prediction and analog correction is proposed. Current input is estimated digitally using past history and converted to analog using low resolution DAC. The error signal between the input and predicted signal voltages is converted to digital using flash sub-ADC with smaller resolution. The correct digital signal is then obtained by adding the error to the predicted digital signal. The functionality of the architecture has been confirmed by a bread board circuit using commercially available ADC and DAC and a logic circuit designed using EPLD. This new architecture is suitable for high resolution ADC at medium speed. The specific example of 10 bit ADC with a 6 bit subconverter using third order polynomial extrapolation works successfully at 15 times Nyquist rate, compared to the theoretical rate of 10 times.<<ETX>>
[1] J. Doernberg,et al. A 10-bit 5-Msample/s CMOS two-step flash ADC , 1989 .
[2] T. Cataltepe,et al. DIGITALLY CORRECTED MULTI-BIT Z A DATA CONVERTERS , 1989 .
[3] J. Doernberg,et al. Full-speed testing of A/D converters , 1984 .
[4] Tsuneo Tsukahara,et al. An 8-bit 50-MHz CMOS subranging A/D converter with pipelined wide-band S/H , 1989 .
[5] S. Tewksbury,et al. Oversampled, linear predictive and noise-shaping coders of order N g 1 , 1978 .