Analysis and Design of a Multi-Core Oscillator for Ultra-Low Phase Noise

In this paper, we exploit an idea of coupling multiple oscillators to reduce phase noise (PN) to beyond the limit of what has been practically achievable so far in a bulk CMOS technology. We then apply it to demonstrate for the first time an RF oscillator that meets the most stringent PN requirements of cellular basestation receivers while abiding by the process technology reliability rules. The oscillator is realized in digital 65-nm CMOS as a dualcore LC-tank oscillator based on a high-swing class-C topology. It is tunable within 4.07-4.91 GHz, while drawing 39-59 mA from a 2.15 V power supply. The measured PN is -146.7 dBc/Hz and -163.1 dBc/Hz at 3 MHz and 20 MHz offset, respectively, from a 4.07 GHz carrier, which makes it the lowest reported normalized PN of an integrated CMOS oscillator. Straightforward expressions for PN and interconnect resistance between the cores are derived and verified against circuit simulations and measurements. Analysis and simulations show that the interconnect resistance is not critical even with a 1% mismatch between the cores. This approach can be extended to a higher number of cores and achieve an arbitrary reduction in PN at the cost of the power and area.

[1]  Xudong Cao,et al.  Phase noise in coupled oscillators: theory and experiment , 1997 .

[2]  Ahmad Mirzaei,et al.  The Spectrum of a Noisy Free-Running Oscillator Explained by Random Frequency Pulling , 2010, IEEE Transactions on Circuits and Systems I: Regular Papers.

[3]  Lin He,et al.  Analysis of Current Efficiency for CMOS Class-B $LC$ Oscillators , 2015, IEEE Transactions on Circuits and Systems I: Regular Papers.

[4]  A. Mazzanti,et al.  Class-C Harmonic CMOS VCOs, With a General Result on Phase Noise , 2008, IEEE Journal of Solid-State Circuits.

[5]  Massoud Tohidian,et al.  High-swing class-C VCO , 2011, 2011 Proceedings of the ESSCIRC (ESSCIRC).

[6]  Seyed Amir Reza Ahmadi Mehr,et al.  Frequency translation through fractional division for a two-channel pulling mitigation , 2013, 2013 Proceedings of the ESSCIRC (ESSCIRC).

[7]  Salvatore Levantino,et al.  Multiphase LC oscillators , 2006, IEEE Transactions on Circuits and Systems I: Regular Papers.

[8]  Maryam Rofougaran,et al.  A multichannel, multicore mm-Wave clustered VCO with phase noise, tuning range, and lifetime reliability enhancements , 2013, 2013 IEEE Radio Frequency Integrated Circuits Symposium (RFIC).

[9]  Pietro Andreani,et al.  A 6.7-to-9.2GHz 55nm CMOS hybrid Class-B/Class-C cellular TX VCO , 2012, 2012 IEEE International Solid-State Circuits Conference.

[10]  A. Rofougaran,et al.  A 900 MHz CMOS LC-oscillator with quadrature outputs , 1996, 1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC.

[11]  A.A. Abidi,et al.  The Quadrature LC Oscillator: A Complete Portrait Based on Injection Locking , 2007, IEEE Journal of Solid-State Circuits.

[12]  Pietro Andreani,et al.  Class-D CMOS Oscillators , 2013, IEEE Journal of Solid-State Circuits.

[13]  Robert B. Staszewski,et al.  Toward Solving Multichannel RF-SoC Integration Issues Through Digital Fractional Division , 2016, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[14]  Robert B. Staszewski,et al.  A Class-F CMOS Oscillator , 2013, IEEE Journal of Solid-State Circuits.

[15]  Rinaldo Castello,et al.  Analysis and Design of a 195.6 dBc/Hz Peak FoM P-N Class-B Oscillator With Transformer-Based Tail Filtering , 2015, IEEE Journal of Solid-State Circuits.

[16]  Ehsan Afshari,et al.  A Low-Phase-Noise Wide-Tuning-Range Oscillator Based on Resonant Mode Switching , 2012, IEEE Journal of Solid-State Circuits.

[17]  Thomas H. Lee,et al.  The Design of CMOS Radio-Frequency Integrated Circuits: RF CIRCUITS THROUGH THE AGES , 2003 .

[18]  P. Andreani,et al.  On the phase-noise and phase-error performances of multiphase LC CMOS VCOs , 2004, IEEE Journal of Solid-State Circuits.

[19]  Behzad Razavi,et al.  RF Microelectronics (2nd Edition) (Prentice Hall Communications Engineering and Emerging Technologies Series) , 2011 .

[20]  A.L. Lacaita,et al.  5-GHz Oscillator Array With Reduced Flicker Up-Conversion in 0.13-$muhboxm$CMOS , 2006, IEEE Journal of Solid-State Circuits.

[21]  Howard C. Luong,et al.  Analysis and Design of Transformer-Based Dual-Band VCO for Software-Defined Radios , 2012, IEEE Transactions on Circuits and Systems I: Regular Papers.

[22]  Xudong Cao,et al.  Phase noise reduction in scanning oscillator arrays , 1995, Proceedings of 1995 IEEE MTT-S International Microwave Symposium.

[23]  Robert B. Staszewski,et al.  An Ultra-Low Phase Noise Class-F 2 CMOS Oscillator With 191 dBc/Hz FoM and Long-Term Reliability , 2015, IEEE Journal of Solid-State Circuits.

[24]  Kaixue Ma,et al.  A Low Phase Noise and Wide Tuning Range Millimeter-Wave VCO Using Switchable Coupled VCO-Cores , 2015, IEEE Transactions on Circuits and Systems I: Regular Papers.

[25]  Antonio Liscidini,et al.  An Intuitive Analysis of Phase Noise Fundamental Limits Suitable for Benchmarking LC Oscillators , 2014, IEEE Journal of Solid-State Circuits.

[26]  Ehsan Afshari,et al.  A Distributed Dual-Band LC Oscillator Based on Mode Switching , 2011, IEEE Transactions on Microwave Theory and Techniques.

[27]  Andrea Bevilacqua,et al.  On the Phase Noise Performance of Transformer-Based CMOS Differential-Pair Harmonic Oscillators , 2015, IEEE Transactions on Circuits and Systems I: Regular Papers.

[28]  R.B. Staszewski,et al.  A digitally controlled oscillator system for SAW-less transmitters in cellular handsets , 2006, IEEE Journal of Solid-State Circuits.

[29]  D. Leeson A simple model of feedback oscillator noise spectrum , 1966 .

[30]  Massoud Tohidian,et al.  Dual-core high-swing class-C oscillator with ultra-low phase noise , 2013, 2013 IEEE Radio Frequency Integrated Circuits Symposium (RFIC).

[31]  Robert B. Staszewski,et al.  A clip-and-restore technique for phase desensitization in a 1.2V 65nm CMOS oscillator for cellular mobile and base stations , 2012, 2012 IEEE International Solid-State Circuits Conference.

[32]  Robert B. Staszewski,et al.  14.5 A 1.22ps integrated-jitter 0.25-to-4GHz fractional-N ADPLL in 16nm FinFET CM0S , 2015, 2015 IEEE International Solid-State Circuits Conference - (ISSCC) Digest of Technical Papers.

[33]  C. Hedenas,et al.  A Colpitts Oscillator Design for a GSM Base Station Synthesizer , 2007, 2007 IEEE Radio Frequency Integrated Circuits (RFIC) Symposium.

[34]  Ada S. Y. Poon,et al.  21.5 A 3.24-to-8.45GHz low-phase-noise mode-switching oscillator , 2014, 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC).