An Efficient Connected Component Labeling Architecture for Embedded Systems
暂无分享,去创建一个
Stefania Perri | Pasquale Corsonello | Fabio Frustaci | Fanny Spagnolo | S. Perri | P. Corsonello | F. Frustaci | F. Spagnolo
[1] Rita Cucchiara,et al. Optimized Block-Based Connected Components Labeling With Decision Trees , 2010, IEEE Transactions on Image Processing.
[2] Donald G. Bailey,et al. A Resource-Efficient Hardware Architecture for Connected Component Analysis , 2016, IEEE Transactions on Circuits and Systems for Video Technology.
[3] Nanning Zheng,et al. A Hardware-Efficient Method for Extracting Statistic Information of Connected Component , 2017, J. Signal Process. Syst..
[4] Donald G. Bailey,et al. A single-cycle parallel multi-slice connected components analysis hardware architecture , 2016, Journal of Real-Time Image Processing.
[5] Kenji Suzuki,et al. An efficient first-scan method for label-equivalence-based labeling algorithms , 2010, Pattern Recognit. Lett..
[6] Hiroshi Nakashima,et al. An Instruction Scheduler for Dynamic ALU Cascading Adoption , 2009 .
[7] Xiao Zhao,et al. The connected-component labeling problem: A review of state-of-the-art algorithms , 2017, Pattern Recognit..
[8] Koji Nakano,et al. Low-Latency Connected Component Labeling Using an FPGA , 2010, Int. J. Found. Comput. Sci..
[9] Lionel Lacassagne,et al. A review of world's fastest connected component labeling algorithms: Speed and energy estimation , 2014, Proceedings of the 2014 Conference on Design and Architectures for Signal and Image Processing.