A 57 dB SFDR digitally calibrated 500 MS/s folding ADC in 0.18 μm digital CMOS
暂无分享,去创建一个
[1] R.C. Taft,et al. A 1.8-V 1.6-GSample/s 8-b self-calibrating folding ADC with 7.26 ENOB at Nyquist frequency , 2004, IEEE Journal of Solid-State Circuits.
[2] Michael P. Flynn,et al. A "digital" 6-bit ADC in 0.25-μm CMOS , 2002 .
[3] B. Murmann,et al. A 12 b 75 MS/s pipelined ADC using open-loop residue amplification , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..
[4] Ardie G. W. Venes,et al. An 80-MHz, 80-mW, 8-b CMOS folding A/D converter with distributed track-and-hold preprocessing , 1996 .