To solve the mystery of early thermal cycling failures on a relatively small size (1.6 mm × 2.4 mm) wafer level chip scale package (WLCSP) with bump on re-passivation (BOR) structure, details of bump geometry parameters are looked into. While the under bump metal layer stack is first confirmed within specifications, UBM offset from center point is found greater than typical on the failed units. To fully understand the impact of this bump parameter shift that is defined by lithographic process, additional geometric configurations of the bump structure and materials, as well as bump parameter deviations are studied on the stress in solder, UBM and on chip SiN passivations. The study takes into consideration the thickness/size of UBM, aluminum metal pad, SiN passivation layer and PI re-passivation layer. UBM materials, such as nickel vs copper, are also included in the study. Board-level thermal cycling test (TMCL) is conducted on a WLCSP with 8×8 bump array at 0.4mm pitch. Simulation reveals that size ratio and bump offset indeed change the stress level in the critical passivation layer, and the results well explain the early failures recorded in a device qualification reliability test and follow up experimental verifications. Conclusion of this work should be applied when defining design rules for robust reliability performance and manufacturability of this traditional WLCSP bumping technology.
[1]
P. Marjamaki,et al.
Deformation characteristics and microstructural evolution of SnAgCu solder joints
,
2005,
EuroSimE 2005. Proceedings of the 6th International Conference on Thermal, Mechanial and Multi-Physics Simulation and Experiments in Micro-Electronics and Micro-Systems, 2005..
[2]
Yong Liu,et al.
Prediction of board-level performance of WLCSP
,
2013,
2013 IEEE 63rd Electronic Components and Technology Conference.
[3]
Michael Töpper.
Wafer Level Chip Scale Packaging
,
2009
.
[4]
Yong Liu,et al.
Reliability analysis of next generation wafer level chip scale
,
2013,
2013 14th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE).
[6]
D. Manessis,et al.
Alternative UBM for Lead Free Solder Bumping using C4NP
,
2007,
2007 Proceedings 57th Electronic Components and Technology Conference.
[7]
Yong Liu,et al.
Modeling for critical design and performance of wafer level chip scale package
,
2012,
2012 IEEE 62nd Electronic Components and Technology Conference.