Formation of TSV for the stacking of advanced logic devices utilizing bumpless wafer-on-wafer technology
暂无分享,去创建一个
Takayuki Ohba | S. W. Kim | Hideki Kitada | Sesh Ramaswami | S. W. Kim | R. Kulzer | T. Nakamura | T. Ohba | S. Ramaswami | B. Eaton | Z. Cao | T. Ritzdorf | H. Kitada | K. Fujimoto | Tomoji Nakamura | R. Ding | N. Rajagopalan | R. Yalamanchili | T. Ritzdorf | N. Maeda | Koji Fujimoto | S. Patel | Rao Yalamanchili | D. Diehl | N. Maeda | Khalid Mohiuddin Sirajuddin | Brad Eaton | Nagarajan Rajagopalan | Ran Ding | Shamik Patel | Zhitao Cao | M. Gage | Y. Wang | W. Tu | I. Drucker | D. Erickson | D. Erickson | R. Kulzer | W. Tu | M. Gage | D. Diehl | K. Sirajuddin | You Wang | I. Drucker
[1] S. Pamarthy,et al. Process Integration Considerations for 300 mm TSV Manufacturing , 2009, IEEE Transactions on Device and Materials Reliability.
[2] Naoto Horiguchi,et al. A 65 nm CMOS technology with a high-performance and low-leakage transistor, a 0.55 /spl mu/m/sup 2/ 6T-SRAM cell and robust hybrid-ULK/Cu interconnects for mobile multimedia applications , 2003, IEEE International Electron Devices Meeting 2003.
[3] 3D large scale integration technology using Wafer-on-Wafer (WOW) stacking , 2010, 2010 IEEE International Interconnect Technology Conference.