CMOS devices are scaling down to nano ranges resulting in increased process variations and short channel effects which not only affect the reliability of the device but also performance expectations. Carbon Nanotube Field Effect Transistor (CNTFET) is a very promising and superior technology for its applications to circuit design. In this paper we intend to evaluate and compare the performance parameters of a traditional 6T SRAM cell between a predictive 16nm Complementary Metal Oxide Semiconductor (CMOS) technology and CNTFET. The model used to simulate CNT transistor is a tentative model from the researchers of Stanford University, which is not yet practically implemented. Since the dimensions of MOSFETS are reduced aggressively, it is essential to know the potential of what both the technologies have to offer, with their least dimensions available. The SRAM design uses the smallest transistors possible and is also susceptible to reliability issues and process variations, making it an ideal benchmark circuit to compare the two technologies. Our simulations results show that CNTFET based SRAM design is a viable design to choose compared to its CMOS counterpart. The results show that there is a 52.7% increase in SNM of the memory cell. Meanwhile, the cell becomes 5% faster. These results clearly justify that CNTFET is more suitable for circuit design rather than MOSFETs, although both the models under consideration are predictive models. This comparative study would definitely help us choose better technology alternatives in near future.
[1]
Kaushik Roy,et al.
Modeling of failure probability and statistical design of SRAM array for yield enhancement in nanoscaled CMOS
,
2005,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[2]
M. Lundstrom,et al.
Role of phonon scattering in carbon nanotube field-effect transistors
,
2005
.
[3]
Kaushik Roy,et al.
An Accurate Analytical SNM Modeling Technique for SRAMs Based on Butterworth Filter Function
,
2007,
20th International Conference on VLSI Design held jointly with 6th International Conference on Embedded Systems (VLSID'07).
[4]
N. Goldsman,et al.
Deformation potential carrier-phonon scattering in semiconducting carbon nanotube transistors
,
2006,
cond-mat/0610777.
[5]
Yong-Bin Kim,et al.
A new SRAM cell design using CNTFETs
,
2008,
2008 International SoC Design Conference.