On the proportioning of chip area for multistage Darlington power transistors
暂无分享,去创建一个
A Model has been proposed and solved in which all Darlington circuits may be represented to a first order approximation by five constants, one of which may be normalized. Experimental verification has been provided offering excellent agreement with theory. Several orders of magnitude improvement in current-handling ability have been shown to exist for multistage Darlington circuits over conventional discrete transistors. The allocation of chip area for each stage is extensively discussed as a design aid.
[1] L. E. Clark,et al. High current-density beta diminution , 1970 .
[2] W. M. Webster. On the Variation of Junction-Transistor Current-Amplification Factor with Emitter Current , 1954, Proceedings of the IRE.
[3] H. C. Poon,et al. High injection in epitaxial transistors , 1969 .
[4] P. L. Hower. Optimum design of power transistor switches , 1973 .