Strained CMOS Devices With Shallow-Trench-Isolation Stress Buffer Layers
暂无分享,去创建一个
Shao-Ming Yu | Hung-Ming Chen | Fu-Liang Yang | Yiming Li | Jiunn-Ren Hwang | Yiming Li | Fu-Liang Yang | Hung-Ming Chen | Shao-Ming Yu | Jiunn-Ren Hwang
[1] G. Reimbold,et al. Electrical analysis of mechanical stress induced by STI in short MOSFETs using externally applied stress , 2004, IEEE Transactions on Electron Devices.
[2] A. Witvrouw,et al. Viscosity and elastic constants of amorphous Si and Ge , 1993 .
[3] Y. Yeo,et al. Process-strained Si (PSS) CMOS technology featuring 3D strain engineering , 2003, IEEE International Electron Devices Meeting 2003.
[4] C. Auth,et al. Delaying forever: Uniaxial strained silicon transistors in a 90nm CMOS technology , 2004, Digest of Technical Papers. 2004 Symposium on VLSI Technology, 2004..
[5] Cynthia A. Volkert,et al. Density changes and viscous flow during structural relaxation of amorphous silicon , 1993 .
[6] Chenming Hu,et al. A 65nm node strained SOI technology with slim spacer , 2003, IEEE International Electron Devices Meeting 2003.
[7] R. Chau,et al. A 90-nm logic technology featuring strained-silicon , 2004, IEEE Transactions on Electron Devices.
[8] Yiming Li. Numerical simulation and comparison of electrical characteristics between uniaxial strained bulk and SOI FinFETs , 2007 .