Dynamic programming approach to high frame-rate stereo correspondence: A pipelined architecture implemented on a field programmable gate array
暂无分享,去创建一个
Estimation of depth within an imaged scene can be formulated as a stereo correspondence problem. Typical software solutions tend to be too slow for high frame rate (i.e. ges 30 fps) performance. Equivalent hardware solutions, however, can result in marked improvements. This paper explores one such pipelined hardware implementation that generates dense binocular disparity (depth) estimates at frame rates of up to 200 fps or more. The architecture is based on a dynamic programming maximum likelihood (DPML) formulation developed by Cox et al. [1996]. A field programmable gate array (FPGA) implementation of this architecture demonstrates equivalent accuracy while executing at significantly higher frame rates. It is noted that the architecture holds potential for more generalized hardware implementations of dynamic programming solutions [W. James et al.].
[1] W. James MacLean,et al. Maximum-Likelihood Stereo Correspondence using Field Programmable Gate Arrays , 2007 .
[2] D. Scharstein,et al. A Taxonomy and Evaluation of Dense Two-Frame Stereo Correspondence Algorithms , 2001, Proceedings IEEE Workshop on Stereo and Multi-Baseline Vision (SMBV 2001).
[3] Ingemar J. Cox,et al. A Maximum Likelihood Stereo Algorithm , 1996, Comput. Vis. Image Underst..
[4] Bernhard P. Wrobel,et al. Multiple View Geometry in Computer Vision , 2001 .