Novel pipelined DWT architecture for dual-line scan
暂无分享,去创建一个
[1] Liang-Gee Chen,et al. Generic RAM-based architectures for two-dimensional discrete wavelet transform with line-based method , 2005, IEEE Transactions on Circuits and Systems for Video Technology.
[2] Bruce F. Cockburn,et al. Efficient architectures for 1-D and 2-D lifting-based wavelet transforms , 2004, IEEE Transactions on Signal Processing.
[3] Liang-Gee Chen,et al. Flipping structure: an efficient VLSI architecture for lifting-based discrete wavelet transform , 2004, IEEE Transactions on Signal Processing.
[4] T. Nishitani,et al. VLSI architectures for discrete wavelet transforms , 1993, IEEE Trans. Very Large Scale Integr. Syst..
[5] Chengyi Xiong,et al. Efficient Architectures for Two-Dimensional Discrete Wavelet Transform Using Lifting Scheme , 2007, IEEE Transactions on Image Processing.
[6] I. Daubechies,et al. Factoring wavelet transforms into lifting steps , 1998 .
[7] Bing-Fei Wu,et al. A high-performance and memory-efficient pipeline architecture for the 5/3 and 9/7 discrete wavelet transform of JPEG2000 codec , 2005, IEEE Transactions on Circuits and Systems for Video Technology.
[8] In-Cheol Park,et al. Tiled Interleaving for Multi-Level 2-D Discrete Wavelet Transform , 2007, 2007 IEEE International Symposium on Circuits and Systems.