A novel semiconductor manufacturing system minimal fab for customized semiconductor devices and micro electro mechanical systems on a half-inch wafer is developed. A distinct feature of the minimal fab is its clean-localized system eliminating a need of cleanroom environment. The clean level of the system is estimated by measuring separately each clean-localized component of the system including a minimal shipping case, wafer carrier, wafer load-lock system, and machine process chamber using a particle counter. The clean level of the system is analyzed to be in the ISO class 4, which is in the same class of a super clean room. In order to confirm the cleanliness needed for device fabrications, we employ a lithography system of the minimal fab consisting of a minimal coater, a minimal maskless exposure system using digital light processing technique, and a minimal developer hybridizing with conventional fab equipment to fabricate a metaloxide-semiconductor (MOS) field-effect-transistors (FET). The minimum gate-length of the MOSFET is realized at 1 μm with a good transistor characteristic. The measured interface states density of 2.33 × 1010 cm-2 indicates that the whole processes during the fabrication are in the level of a sufficiently low contamination.
[1]
Walter M. Duncan,et al.
Emerging digital micromirror device (DMD) applications
,
2003,
SPIE MOEMS-MEMS.
[2]
Ansgar Waldbaur,et al.
Maskless projection lithography for the fast and flexible generation of grayscale protein patterns.
,
2012,
Small.
[3]
F. Cobo,et al.
Airborne particle monitoring in clean room environments for stem cell cultures
,
2008,
Biotechnology journal.
[4]
H. Maekawa,et al.
Photolithography for Minimal Fab System
,
2013
.
[5]
Michael Zharnikov,et al.
Maskless Ultraviolet Projection Lithography with a Biorepelling Monomolecular Resist
,
2015
.
[6]
Jukka Lekkala,et al.
A maskless exposure device for rapid photolithographic prototyping of sensor and microstructure layouts
,
2020
.
[7]
Franco Cerrina,et al.
Step-and-scan maskless lithography for ultra large scale DNA chips
,
2008
.
[8]
Bo-Sung Shin,et al.
SLM-based maskless lithography for TFT-LCD
,
2009
.
[9]
David Smith,et al.
Development of MOEMS technology in maskless lithography
,
2009,
MOEMS-MEMS.