An all-digital bit transistor characterization scheme for CMOS 6T SRAM array

We present an all-digital bit transistor characterization scheme for CMOS 6T SRAM array. The scheme employs an on-chip operational amplifier feedback loop to measure the individual threshold voltage (VTH) of 6T SRAM bit cell transistors (holding PMOS, pull-down NMOS, and access NMOS) in SRAM cell array environment. The measured voltage is converted to frequency with dual VCO and counter based digital read-out to facilitate data extraction, processing, and statistical analysis. A 512Kb test chip is implemented in 55nm 1P10M Standard Performance (SP) CMOS technology. Monte Carlo simulations indicate that the accuracy of the VTH measurement scheme is about 2-7mV at TT corner across temperature range from 85°C to -45°C, and post-layout simulations show the resolution of the digital read-out scheme is <;60; 0.2mV per bit. Measured VTH distributions agree well with Monte Carlo simulation results.

[1]  D. Schmitt-Landsiedel,et al.  Analysis of Read Current and Write Trip Voltage Variability From a 1-MB SRAM Test Structure , 2008, IEEE Transactions on Semiconductor Manufacturing.

[2]  C.H. Kim,et al.  Silicon Odometer: An On-Chip Reliability Monitor for Measuring Frequency Degradation of Digital Circuits , 2007, 2007 IEEE Symposium on VLSI Circuits.

[3]  Xiaowei Deng,et al.  Characterization of bit transistors in a functional SRAM , 2008, 2008 IEEE Symposium on VLSI Circuits.

[4]  Ching-Te Chuang,et al.  High-performance SRAM in nanoscale CMOS: Design challenges and techniques , 2007, 2007 IEEE International Workshop on Memory Technology, Design and Testing.

[5]  Zheng Guo,et al.  Large-scale read/write margin measurement in 45nm CMOS SRAM arrays , 2008, 2008 IEEE Symposium on VLSI Circuits.

[6]  M.B. Ketchen,et al.  Operational Amplifier Based Test Structure for Quantifying Transistor Threshold Voltage Variation , 2009, IEEE Transactions on Semiconductor Manufacturing.

[7]  S. Kosonocky,et al.  Fluctuation limits & scaling opportunities for CMOS SRAM cells , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..

[8]  Ching-Te Chuang,et al.  An On-Chip Test Structure and Digital Measurement Method for Statistical Characterization of Local Random Variability in a Process , 2008, IEEE Journal of Solid-State Circuits.

[9]  M.B. Ketchen,et al.  Operational amplifier based test structure for transistor threshold voltage variation , 2008, 2008 IEEE International Conference on Microelectronic Test Structures.

[10]  Jae-Joon Kim,et al.  A Local Random Variability Detector With Complete Digital On-Chip Measurement Circuitry , 2009, IEEE Journal of Solid-State Circuits.

[11]  Doris Schmitt-Landsiedel,et al.  A 65 nm test structure for SRAM device variability and NBTI statistics , 2009, ESSDERC 2009.